## FDC765A/765A-2 FDC 7265/7265-2 □ 40 V<sub>cc</sub> 539 RW/SEEK 38: LCT/DIR 37 FR/STP 36 HDL 35 RDY 34 WP/TS 33 FLT/TRo 33: FLT/TI 32: PS<sub>0</sub> 31: PS<sub>1</sub> 30: WDA 29: US<sub>0</sub> 28: US<sub>1</sub> 27: HD 26: MFM 25: WE 24: VCO 23: RDD 22: RDW 21: WCK # Single/Double Density Floppy Disk Controller #### **GENERAL DESCRIPTION** The FDC765A is an LSI floppy disk controller (FDC) chip, which contains the circuitry and control functions for interfacing a processor to 4 floppy disk drives. It is capable of either IBM 3740 single density format (FM), or IBM System 34 double density format (MFM) including double-sided recording. The FDC765A provides control signals which simplify the design of an external phase-locked loop and write precompensation circuitry. The FDC simplifies and handles most of the burdens associated with implementing a floppy disk interface. The FDC7265 is an addition to the FDC family that has been designed specifically for the Sony Micro Floppydisk® drive. The FDC7265 is pin-compatible and electrically equivalent to the 765A but utilizes the Sony recording format. The FDC7265 can read a diskette that has been formatted by the FDC765A. Each of these devices is also available in a -2 version. The -2 versions represent a reduction from 4-micron to 3-micron design rule. Functionally is the same. Minor differences between the two versions are detailed in the AC Characteristics table. The -2 versions are only available in the plastic package at this time. Hand-shaking signals are provided in the FDC765A/ FDC7265 which make DMA operation easy to incorporate with the aid of an external DMA controller chip. The FDC will operate in either the DMA or non-DMA mode. In the non-DMA mode the FDC generates interrupts to the processor every time a data byte to be transferred. In the DMA mode, the processor need only load the command into the FDC and all data transfers occur under control of the FDC and DMA controllers. There are 15 commands which the FDC765A/FDC7265 will execute. Each of these commands requires multiple 8-bit bytes to fully specify the operation which the processor wishes the FDC to perform. The following commands are available: Read Deleted Data Read Data Write Data Read ID Format Track Specify Write Deleted Data Read Track Scan Equal Seek Scan High or Equal Recalibrate Scan Low or Equal Sense Interrupt Status Sense Drive Status Address mark detection circuitry is internal to the FDC which simplifies the phase-locked loop and read electronics. The track stepping rate, head load time, and head unload time are user-programmable. The FDC765A/ FDC7265 offers additional features such as multi-track and multi-side read and write commands and single and double density capabilities. ## **DESCRIPTION OF PIN FUNCTIONS** | | PIN | | INPUT/ | CONNECTION | | | |--------|----------------------------------|-----------------------------|--------------------|-----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | NO. | SYMBOL | NAME | OUTPUT | TO | FUNCTION | | | 1 | RST | Reset | Input | Processor | Places FDC in idle state. Resets output lines to FDD to "0" (low). Does not effect SRT, HUT or HLT in Specify command. If RDY pin is held high during Reset, FDC will generate interrupt 1.024 ms later. To clear this interrupt use Sense Interrupt Status command. | | | 2 | RD | Read | Input <sup>®</sup> | Processor | Control signal for transfer of data from FDC to Data Bus, when "0" (low). | | | 3 | WR | Write | Input <sup>①</sup> | Processor | Control signal for transfer of data to FDC via Data Bus, when "0" (low). | | | 4 | CS | Chip Select | Input | Processor | IC selected when "0" (low),<br>allowing RD and WR to be<br>enabled. | | | 5 | A <sub>o</sub> | Data/Status Reg<br>Select | Input① | Processor | Selects Data Reg ( $A_o = 1$ ) or<br>Status Reg ( $A_o = 0$ ) contents of<br>the FDC to be sent to Data Bus. | | | 6-13 | DB <sub>0</sub> -DB <sub>7</sub> | Data Bus | Input①<br>Output | Processor | Bi-Directional 8-Bit Data Bus. | | | 14 | DRQ | Data DMA<br>Request | Output | DMA | DMA Request is being made by FDC when DRW = "1'. | | | 15 | DACK | DMA<br>Acknowledge | Input | DMA | DMA cycle is active when "0" (low) and Controller is performing DMA transfer. | | | 16 | TC | Terminal Count | Input | DMA | Indicates the termination of a DMA transfer when "1" (high). It terminates data transfer during Read/Write/Scan command in DMA or interrupt mode. | | | 17 | IDX | Index | Input | FDD | Indicates the beginning of a disk track. | | | 18 | INT | Interrupt | Output | Processor | Interrupt Request Generated by FDC. | | | 19 | CLK | Clock | Input | | Single Phase 8 MHz Squarewave Clock. | | | 20 | GND | Ground | | | D.C. Power Return. | | | 21 | WCK | Write Clock | Input | | Write data rate to FDD. FM = 500 kHz, MFM = 1 MHz, with a pulse width of 250 ns for both FM and MFM. | | | 22 | RDW | Read Data<br>Window | Input | Phase Lock Loop | Generated by PLL, and used to sample data from FDD. | | | 23 | RDD | Read Data | Input | FDD | Read data from FDD, containing clock and data bits. | | | 24 | VCO | VCO Sync | Output | Phase Lock Loop | Inhibits VCO in PLL when "0" (low), enables VCO when "1." | | | 25 | WE | Write Enable | Output | FDD | Enables write data into FDD. | | | 26 | MFM | MFM Mode | Output | Phase Lock Loop | MFM mode when "1," FM mode when "0." | | | 27 | HD | Head Select | Output | FDD | Head 1 selected when "1" (high).<br>Head 2 selected when "0" (low). | | | 28, 29 | US₁, US₀ | Unit Select | Output | FDD | FDD Unit Selected. | | | 30 | WDA | Write Data | Output | FDD | Serial clock and data bits to FDD. | | | 31, 32 | PS,, PS <sub>o</sub> | Precompensation (pre-shift) | Output | FDD | Write precompensation status during MFM mode. Determines early, late, and normal times. | | | 33 | FLT/TR <sub>o</sub> | Fault/Track 0 | Input | FDD | Senses FDD fault condition, in<br>Read/Write mode; and Track 0<br>condition in Seek mode. | | | 34 | WP/TS | Write Protect/<br>Two-Side | Input | FDD | Senses Write Protect status in<br>Read/Write mode; and Two Side<br>Media in Seek mode. | | ### **DESCRIPTION OF PIN FUNCTIONS** | | PIN | | INPUT/ | CONNECTION | | |-----|-----------------|---------------------------|--------|------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | NO. | SYMBOL | NAME | OUTPUT | TO | FUNCTION | | 35 | RDY | Ready | Input. | FDD | Indicates FDD is ready to send or receive data. | | 36 | HDL | Head Load | Output | FDD | Command which causes read/<br>write head in FDD to contact<br>diskette. | | 37 | FR/STP | Fit Reset/Step | Output | FDD | Resets fault F.F. in FDD in Read/<br>Write mode, contains stop pulses<br>to move head to another cylinder in<br>Seek mode. | | 38 | LCT/DIR | Low Current/<br>Direction | Output | FDD | Lowers Write current on inner tracks $\geq 42$ in Read/Write mode, determines direction head will stop in Seek mode. A fault reset pulse is issued at the beginning of each Read or Write command prior to the occurrence of the Head Load signal. | | 39 | RW/SEEK | Read Write/SEEK | Output | FDD | When "1" (high) Seek mode selected and when "0" (low) Read/ Write mode selected. | | 40 | V <sub>cc</sub> | + 5V | | | DC Power. | Note: ① Disabled when CS = 1. ## **DESCRIPTION OF INTERNAL REGISTERS** The FDC765A/7265 contains two registers which may be accessed by the main system processor; a Status Register and a Data Register. The 8-bit Main Status Register contains the status information of the FDC, and may be accessed at any time. The 8-bit Data Register (actually consists of several registers in a stack with only one register presented to the data bus at a time), which stores data, commands, parameters, and FDD status information. Data bytes are read out of, or written into, the Data Register in order to program or obtain the results after a particular command. The Status Register may only be read and used to facilitate the transfer of data between the processor and FDC. The relationship between the Status/Data registers and the signals $\overline{RD}$ , $\overline{WR}$ , and $A_0$ is shown below. | A <sub>o</sub> | RD | WR | FUNCTION | |----------------|----|----|---------------------------| | 0 | 0 | 1 | Read Main Status Register | | 0 | 1 | 0 | Illegal | | 0 | 0 | 0 | Illegal | | 1 | 0 | 0 | Illegal | | 1 | 0 | 1 | Read from Data Register | | 1 | 1 | 0 | Write into Data Register | The bits in the Main Status Register are defined as follows: | BIT NUMBER | NAME | SYMBOL | DESCRIPTION | |-----------------|--------------------|--------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | DB <sub>o</sub> | FDD 0 Busy | D₀B | FDD number 0 is in the Seek mode. If any of the bits is set FDC will not accept read or write command. | | DB, | FDD 1 Busy | D,B | FDD number 1 is in the Seek mode. If any of the bits is set FDC will not accept read or write command. | | DB₂ | FDD 2 Busy | D₂B | FDD number 2 is in the Seek mode. If any of the bits is set FDC will not accept read or write command. | | DB <sub>3</sub> | FDD 3 Busy | D₃B | FDD number 3 is in the Seek mode. If any of the bits is set FDC will not accept read or write command. | | DB₄ | FDC Busy | СВ | A read or write command is in process. FDC will not accept any other command. | | DB₅ | Execution Mode | EXM | This bit is set only during execution phase in non-DMA mode. When DB <sub>s</sub> goes low, execution phase has ended, and result phase was started. It operates only during NON-DMA mode of operation. | | $DB_6$ | Data Input/Output | DIO | Indicates direction of data transfer between FDC and Data Register. If DIO = "1" then transfer is from Data Register to the Processor. If DIO = "0", then transfer is from the Processor to Data Register. | | DB, | Request for Master | RQM | Indicates Data Register is ready to send or receive data to or from the Processor. Both bits DIO and RQM should be used to perform the hand-shaking functions of "ready" and "direction" to the processor. | The DIO and RQM bits in the Status Register indicate when Data is ready and in which direction data will be transferred on the Data Bus. The max time between the last RD or WR during command or result phase and DIO and RQM getting set or reset is 12 µs. For this reason every time Main Status Register is read the CPU should wait 12 µs. The max time from the trailing edge of the last RD in the result phase to when DB<sub>4</sub> (FDC Busy) goes low is 12 µs. ### **COMMAND SEQUENCE** The FDC is capable of performing 15 different commands. Each command is initiated by a multi-byte transfer from the processor, and the result after execution of the command may also be a multi-byte transfer back to the processor. Because of this multi-byte interchange of information between the FDC and the processor, it is convenient to consider each command as consisting of three phases: Command Phase: The FDC receives all information required to perform a particular Execution Phase: operation from the processor. The FDC performs the operation it was instructed to do. Result Phase: After completion of the operation, status and other housekeeping information are made available to the processor. #### **COMMAND SYMBOL DESCRIPTION** | SYMBOL | NAME | DESCRIPTION | |--------------------------------|----------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | A <sub>o</sub> | Address Line 0 | $A_o$ controls selection of Main Status Register ( $A_o=0$ ) or Data Register ( $A_o=1$ ). | | С | Cylinder Number | C stands for the current/selected Cylinder (track) number 0 through 76 of the medium. | | D | Data | D stands for the data pattern which is going to be written into a Sector. | | D <sub>7</sub> -D <sub>0</sub> | Data Bus | 8-bit Data Bus, where $D_{7}$ stands for a most significant bit, and $D_{\text{o}}$ stands for a least significant bit. | | DTĻ | Data Length | When N is defined as 00, DTL stands for the data length which users are going to read out or write into the Sector. | | EOT | End of Track | EOT stands for the final Sector number on a Cylinder. During Read or Write operation FDC will stop data transfer after a sector # equal to EOT. | | GPL | Gap Length | GPL stands for the length of Gap 3. During Read/Write commands this value determines the number of bytes that VCOs will stay low after two CRC bytes. During Format command it determines the size of Gap 3. | | Н | Head Address | H stands for head number 0 or 1, as specified in ID field. | | HD | Head | HD stands for a selected head number 0 or 1 and controls the polarity of pin 27. (H = HD in all command words.) | | HLT | Head Load Time | HLT stands for the head load time in the FDD (2 to 254 ms in 2 ms increments). | | HUT | Head Unload Time | HUT stands for the head unload time after a read or write operation has occurred (16 to 240 ms in 16 ms increments). | | MF | FM or MFM Mode | If MF is low, FM mode is selected, and if it is high, MFM mode is selected. | | MT | Multi-Track | If MT is high, a multi-track operation is to be performed. If MT = 1 after finishing Read/Write operation on side 0 FDC will automatically start searching for sector 1 on side 1. | | N | Number | N stands for the number of data bytes written in a Sector. | | NCN | New Cylinder Number | NCN stands for a new Cylinder number, which is going to be reached as a result of the Seek operation. Desired position of Head. | | ND | Non-DMA Mode | ND stands for operation in the Non-DMA Mode. | | PCN | Present Cylinder<br>Number | PCN stands for the Cylinder number at the completion of SENSE INTERRUPT STATUS Command. Position of Head at present time. | | R | Record | R stands for the Sector number, which will be read or written. | | R/W | Read/Write | R/W stands for either Read (R) or Write (W) signal. | | SC | Sector | SC indicates the number of Sectors per Cylinder. | | SK | Skip | SK stands for Skip Deleted Data Address Mark. | | SRT | Step Rate Time | SRT stands for the Stepping Rate for the FDD. (1 to 16 ms in 1 ms increments.) Stepping Rate applies to all drives, $(F = 1 \text{ ms}, E = 2 \text{ ms}, \text{etc.})$ . | | ST 0<br>ST 1<br>ST 2<br>ST 3 | Status 0<br>Status 1<br>Status 2<br>Status 3 | ST 0-3 stand for one of four registers which store the status information after a command has been executed. This information is available during the result phase after command execution. These registers should not be confused with the main status register (selected by $A_0=0$ ). ST 0-3 may be read only after a command has been executed and contain information relevant to that particular command. | | STP | | During a Scan operation, if STP = 1, the data in continguous sectors is compared byte by byte with data sent from the processor (or DMA); and if STP = 2, then alternate sectors are read and compared. | | US0, US1 | Unit Select | US stands for a selected drive number 0 or 1. | ## **INSTRUCTION SET (1) 2** | | | T | <del>r</del> | т — | _ | Υ | | |-----------|-----|------------------------------------------|------------------------------------------------------------|-----------|-----|------------------------------------------|--------------------------------------------------| | PHASE | R/W | DATA BUS | | | l | DATA BUS | 1 | | THAGE | 1 | D7 D6 D5 D4 D3 D2 D1 D0 | REMARKS | PHASE | R/W | D7 06 D5 D4 D3 D2 D1 D0 | REMARKS | | 0 | | READ DATA | | <u> </u> | _ | READ A TRACK | | | Command | w | MT MF SK 0 0 1 1 0 | Command Codes | Command | w | 0 MF SK 0 0 0 1 0 | Command Codes | | | | X X X X X HD US1 US0 | | 1 | w | X X X X X HD US1 US0 | | | | w | С | Sector ID information prior | | w | c | Sector ID information prior | | | w | | to Command execution. The 4 bytes are commanded against | ] | w | H | to Command execution | | | W | | header on Floppy Disk. | 1 | w | | | | | W | EOT | | 1 | W | EOT | | | 1 | W | GPL | | ľ | w | GPL | | | _ | | | 1 | | W | | 1 | | Execution | - | | Data-transfer between the | Execution | 1 | | Data-transfer between the | | 1 | | İ | FDD and main-system | ł | | | FDD and main-system, FDC | | Result | R | | Status information after | 1 | | | reads all data fields<br>from index hole to EQT. | | | R | ST 1 ——————————————————————————————————— | Command execution | | ١. | | | | | R | c | Sector ID information after | Result | R | ST 0 | Status information after | | | R | ———н——— | Command execution | ļ | R | st 2 | Command execution | | | R | | l | ļ | R | c | Sector ID information after | | | н | N | | | R | — н — — | Command execution | | | | READ DELETED DATA | | | R | R | | | Command | w | MT MF SK 0 1 1 0 0 | Command Codes | | · · | READ ID | | | 1 | | X X X X HD U\$1 US0 | | Command | Ιw | 0 MF 0 0 1 0 1 0 | T 0 | | | w | c | Sector ID information prior | | \ W | X X X X X HD US1 US0 | Commands | | | l w | R | to Command execution. The<br>4 bytes are commanded against | 1 | " | | | | | w | | header on Floppy Disk. | Execution | 1 | | The first correct ID information | | | w | EOT | | l | | | on the Cylinder is stored in | | 1 : | w | | | 1 . | | | Data Register | | | 1 " | - 5/6 | | Result | R | ST 0 | Status information after | | Execution | | | Data-transfer between the | | R | ST 2 | Command execution | | | | | FDD and main-system | | R | c | Sector ID information read | | Result | R | ST 0 | Status information after | | R | <del></del> н | during Execution Phase from | | | R | ST 1 | Command execution | } | R | R | Floppy Disk | | | R | | Sector ID information after | | | FORMAT A TRACK | <u> </u> | | | R | ———н——— | Command execution | Command | w | | | | | R | R | | Command | w | 0 MF 0 0 1 1 0 1<br>X X X X X HD US1 US0 | Command Codes | | | | N | | | ,, | NN | | | | | WRITE DATA | | | W | SC — | Bytes/Sector<br>Sectors/Track | | Command | w | MT MF 0 0 0 1 0 1 | . Command Codes | | w | GPL — | Gap 3 | | | w | X X X X X HD US1 US0 | | | w | D | Filler Byte | | | w | с | Sector ID information prior | Execution | | | FDC formats an entire track | | | w | | to Command execution, The | Result | R | | | | | w | N | 4 bytes are commanded against<br>header on Floppy Disk. | 1100011 | R | ST 1 | Status information after<br>Command execution | | | w | —————————————————————————————————————— | , ,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,, | | R | ———— ST 2———— | | | | w | | | | R | c | In this case, the ID information | | | | | | | " | H | has no meaning | | Executión | | | Data-transfer between the<br>main-system and FDD | | R | N | | | | | | , | | | SCAN EQUAL | | | Result | R | ST 0 | Status information after | Command | w | MT MF SK 1 0 0 0 1 | Command Codes | | | R | ST 1 | Commend execution | | w | X X X X X HD US1 US0 | | | | R | c | Sector ID information after | | w | | Sector ID information prior | | | R | H | Command execution | | w | — н | to Command execution | | | R | R | | | w | R | | | | | WRITE DELETED DATA | | | w | EOT | | | Command | w | MT MF 0 0 1 0 0 1 | | | w | GPL — | | | Cuminanc | w | X X X X X HD US1 US0 | Command Codes | | w | STP | | | | w | | | Execution | | 1 | Data-compared between the | | | w | c | Sector ID information prior | | l | | FDD and main-system | | | w | | to Command execution. The<br>4 bytes are commanded against | Result | R | ST 0 | | | | w | N | header on Floppy Disk. | Hesuit | R | ST 0 | Status information after Command execution | | | w | EOT — | | | R | ST 2 | | | | w | DTL | | | R | c | Sector ID information after | | E | ł | - | [ | | R | — H——— | Command execution | | Execution | | † | Data-transfer between the | | R | | | | | ļ | J | FDD and main-system | | - 1 | · | | | Result | R | | Status information after | | ľ | | | | | R | ST 1 | Command execution | | | | 1 | | | Ř | c | Sector ID information after | | 1 | | 1 | | | R | | Command execution | J | | | | | | R | R | l | ı | | | | | i | | N | | ĺ | | , | ı | | | | | | | | | | Note: ① Symbols used in this table are described at the end of this section. <sup>2</sup> Ag should equal binary 1 for all operations. <sup>3</sup> X = Don't care, usually made to equal binary 0. #### **INSTRUCTION SET (CONT.)** | | | | | | - | TA 8 | | | | | П | | | _ | | DAT | A BU | JS | | | | |-----------|---------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------|------|----|-----|----------------|------|-----|----------|--------------------------------------------------|-----------|-----|----------|----------|--------|----------------|----------------|----------------|----------------|----------------|------------------------------------------------------------------| | PHASE | R/W | <del> </del> | - Da | D- | | | | 01 | Po | REMARKS | PHASE | R/W | 07 | De | DS | D <sub>4</sub> | D <sub>3</sub> | D <sub>2</sub> | D <sub>1</sub> | D <sub>0</sub> | REMARKS | | FIASE | ASE R/W D <sub>7</sub> D <sub>6</sub> D <sub>5</sub> D <sub>4</sub> D <sub>3</sub> D <sub>2</sub> D <sub>1</sub> D <sub>0</sub> SCAN LOW OR EQUAL | | | | | · | _ | | RI | ECAL | .IBR/ | ATE | | | | | | | | | | | Command | w | | | sĸ | 1 | 1 | 0 | 0 | 1<br>US0 | Command Codes | 'Command | w | 0<br>x | _ | 0<br>X | - | - | | | 1<br>US0 | Command Codes | | | w | <u> </u> _ | | | | c- | | | | Sector ID information prior<br>Command execution | Execution | | | | | | | | | | Head retracted to Track 0 | | 1 | w | _ | | | | -R- | | | | Command execution | | | | _ | SEN | ISE I | NTE | RRUF | T ST | ATUS | | | | W | _ | | | | | | | | | Command | W | ٥ | 0 | 0 | 0 | 1 | 0 | 0 | 0 | Command Codes | | | w | <b>—</b> | | | | GPL- | | | | | Result | R | = | | | S | TO- | | | _ | Status information at the end<br>of seek-operation about the FDC | | ŀ | •• | | | | | | | | | | | | | | | | | CIF | _ | | | | Execution | | | | | | | | | | Date-compared between the<br>FDO and main-system | Command | w | o | 0 | 0 | 0 | 0 | 0 | 1 | 1 | Command Codes | | Result | R | ļ — | | | | | | | | Status information after | | w | | | | | | | _ HU | | | | | R | | | | | | | | | Commend execution | | | | | S | ENSE | DR | VES | TATL | JS | | | | R | | | | _ | · c - | | | | Sector ID information after | Command | w | 0 | 0 | 0 | 0 | 0 | 1 | ٥ | 0 | Command Codes | | | R | - | | | | | | | | Command execution | | w | × | x | × | х | x | HD | US1 | US0 | | | | R | | | | | - N - | | | | | Result | R | i | | | 。 | тэ_ | | | | Status information about FDD | | | | | | 5 | CAN | N HIG | H OF | EQU | AL | | SEEK SEEK | | | | | | | | | | | | Command | w | мт | ME | SK | 1 | 1 | 1 | 0 | 1 | Command Codes | Command | w | ۱ ۵ | <u> </u> | 0 | 0 | | | 1 | 1 | Command Codes | | | W | × | X | X | X | X | HD | US1 | US0 | | | w | - | - | - | - | | | USI | USO | | | | W | 1 — | | | | | | | | Sector ID information prior | | w | l | | | <u></u> , | icn- | | | | | | | w | ŀ | | | | | | | | Command execution | Execution | | | | | | | | | | Head is positioned over | | | w | | | | | | | | | | | | | | | | | | | | proper Cylinder on | | i | w | - | | | | | | | | | | | | | | | | | | | Diskette | | | w | = | | | | | | | = | | | | | | | | | | | | | | | " | | | | | • • • | | | | | | | | | | | IN | ALII | D | | | | Execution | | | | | | | | | | Data-compared between the<br>FDD and main-system | Command | W | - | | — I | nvelio | 1 Coc | les — | | | Invalid Command Codes<br>(NoOp - FDC goes into<br>Standby State) | | Result | R | | | | | ST 1 | | | | Status information after<br>Command execution | Result | R | _ | | | s | т 0 - | | | | ST 0 = 80 | | | R | | | | | - С | | | _ | Sector 1D information after<br>Command execution | | | | | | | | | | | 1 (16) | | | R | _ | | | | - R -<br>- N - | | | = | | <u> </u> | | <u> </u> | | | | | | | | | # FUNCTIONAL DESCRIPTION OF COMMANDS Read Data A set of nine (9) byte words are required to place the FDC into the Read Data Mode. After the Read Data command has been issued the FDC loads the head (if it is in the unloaded state), waits the specified head settling time (defined in the Specify Command), and begins reading ID Address Marks and ID fields. When the current sector number ("R") stored in the ID Register (IDR) compares with the sector number read off the diskette, then the FDC outputs data (from the data field) byte-to-byte to the main system via the data bus. After completion of the read operation from the current sector, the Sector Number is incremented by one, and the data from the next sector is read and output on the data bus. This continuous read function is called a "Multi-Sector Read Operation." The Read Data Command may be terminated by the receipt of a Terminal Count signal. TC should be issued at the same time that the DACK for the last byte of data is sent. Upon receipt of this signal, the FDC stops outputting data to the processor, but will continue to read data from the current sector, check CRC (Cyclic Redundancy Count) bytes, and then at the end of the sector terminate the Read Data Command. The amount of data which can be handled with a single command to the FDC depends upon MT (multi-track), MF (MFM/FM), and N (Number of Bytes/Sector). Table 1 below shows the Transfer Capacity. | Multi-Track<br>MT | MFM/FM<br>MF | Bytes/Sector<br>N | Maximum Transfer Capacity<br>(Bytes/Sector) (Number of<br>Sectors) | Final Sector<br>Read<br>from Diskette | |-------------------|--------------|-------------------|--------------------------------------------------------------------|---------------------------------------| | 0 | 0 | 00<br>01 | (128) (26) = 3,328<br>(256) (26) = 6,656 | 26 at Side 0<br>or 26 at Side 1 | | 1 | 0 | 00<br>01 | (128) (52) = 6,656<br>(256) (52) = 13,312 | 26 at Side 1 | | 0 | 0 | 01<br>02 | (256) (15) = 3,840<br>(512) (15) = 7,680 | 15 at Side 0<br>or 15 at Side 1 | | 1 | 0 | 01<br>02 | (256) (30) = 7,680<br>(512) (30) = 15,360 | 15 at Side 1 | | 0 | 0 | 02<br>03 | (512) (8) = 4,096<br>(1024) (8) = 8,192 | 8 at Side 0<br>or 8 at Side 1 | | 1 | 0 | 02<br>03 | (512) (16) = 8,192<br>(1024) (16) = 16,384 | 8 at Side 1 | **Table 1. Transfer Capacity** The "multi-track" function (MT) allows the FDC to read data from both sides of the diskette. For a particular cylinder, data will be transferred starting at Sector 1, Side 0 and completing at Sector L, Side 1 (Sector L = last sector on the side). Note, this function pertains to only one cylinder (the same track) on each side of the diskette. When N=0, the DTL defines the data length which the FDC must treat as a sector. If DTL is smaller than the actual data length in a Sector, the data beyond DTL in the Sector is not sent to the Data Bus. The FDC reads (internally) the complete Sector performing the CRC check, and depending upon the manner of command termination, may perform a Multi-Sector Read Operation. When N is non-zero, then DTL has no meaning and should be set to FF Hexidecimal. At the completion of the Read Data command, the head is not unloaded until after Head Unload Time Interval (specified in the Specify Command) has elapsed. If the processor issues another command before the head unloads then the head settling time may be saved between subsequent reads. This time out is particularly valuable when a diskette is copied from one drive to another. If the FDC detects the Index Hole twice without finding the right sector, (indicated in "R"), then the FDC sets the ND (No Data) flag in Status Register 1 to a 1 (high), and terminates the Read Data Command. (Status Register 0 also has bits 7 and 6 set to 0 and 1 respectively.) After reading the ID and Data Fields in each sector, the FDC checks the CRC bytes. If a read error is detected (incorrect CRC in ID field), the FDC sets the DE (Data Error) flag in Status Register 1 to a 1 (high), and if a CRC error occurs in the Data Field the FDC also sets the DD (Data Error in Data Field) flag in Status Register 2 to a 1 (high), and terminates the Read Data Command. (Status Register 0 also has bits 7 and 6 set to 0 and 1 respectively.) If the FDC reads a Deleted Data Address Mark off the diskette, and the SK bit (bit D5 in the first Command Word) is not set (SK = 0), then the FDC sets the CM (Control Mark) flag in Status Register 2 to a 1 (high), and terminates the Read Data Command, after reading all the data in the Sector. If SK = 1, the FDC skips the sector with the Deleted Data Address Mark and reads the next sector. The CRC bits in the deleted data field are not checked when SK = 1. During disk data transfers between the FDC and the processor, via the data bus, the FDC must be serviced by the processor every 27 $\mu s$ in the FM Mode, and every 13 $\mu s$ in the MFM Mode, or the FDC sets the OR (Over Run) flag in Status Register 1 to a 1 (high), and terminates the Read Data Command. If the processor terminates a read (or write) operation in the FDC, then the ID Information in the Result Phase is dependent upon the state of the MT bit and EOT byte. Table 2 shows the value for C, H, R, and N, when the processor terminates the Command. | | | Final Sector<br>Transferred to | ID In | | mation at Result<br>Phase | | | | |----|----|--------------------------------|-------|-----|---------------------------|----|--|--| | MT | HD | Processor | C | Н | R | N | | | | | 0 | Less than EOT | NC | NC | R + 1 | NC | | | | | 0 | Equal to EOT | C + 1 | NC | R = 01 | NC | | | | 0 | 1 | Less than EOT | NC | NC | R + 1 | NC | | | | | 1 | Equal to EOT | C + 1 | NC | R = 01 | NC | | | | | 0 | Less than EOT | NC | NC | R + 1 | NC | | | | | 0 | Equal to EOT | NC | LSB | R = 01 | NC | | | | 0 | 1 | Less than EOT | NC | NC | R + 1 | NC | | | | | 1 | Equal to EOT | C + 1 | LSB | R = 01 | NC | | | Notes: 1. NC (No Change): The same value as the one at the beginning of command execution. beginning of command execution. 2. LSB (Least Significant Bit): The least significant bit of H is complemented. #### **Write Data** A set of nine (9) bytes are required to set the FDC into the Write Data mode. After the Write Data command has been issued the FDC loads the head (if it is in the unloaded state), waits the specified Head Settling Time (defined in the Specify Command), and begins reading ID Fields. When all four bytes loaded during the command (C, H, R, N) match the four bytes of the ID field from the diskette, the FDC takes data from the processor byte-by-byte via the data bus, and outputs it to the FDD. After writing data into the current sector, the Sector Number stored in "R" is incremented by one, and the next data field is written into. The FDC continues this "Multi-Sector Write Operation" until the issuance of a Terminal Count signal. If a Terminal Count signal is sent to the FDC it continues writing into the current sector to complete the data field. If the Terminal Count signal is received while a data field is being written then the remainder of the data field is filled with 00 (zeros). The FDC reads the ID field of each sector and checks the CRC bytes. If the FDC detects a read error (incorrect CRC) in one of the ID Fields, it sets the DE (Data Error) flag of Status Register 1 to a 1 (high), and terminates the Write Data Command. (Status Register 0 also has bits 7 and 6 set to 0 and 1 respectively.) The Write Command operates in much the same manner as the Read Command. The following items are the same, and one should refer to the Read Data Command for details: - Transfer Capacity - EN (End of Cylinder) Flag - ND (No Data) Flag - Head Unload Time Interval - ID Information when the processor terminates command (see Table 2) - Definition of DTL when N = 0 and when N ≠ 0 In the Write Data mode, data transfers between the processor and FDC, via the Data Bus, must occur every 27 $\mu s$ in the FM mode, and every 13 $\mu s$ in the MFM mode. If the time interval between data transfers is longer than this then the FDC sets the OR (Over Run) flag in Status Register 1 to a 1 (high), and terminates the Write Data Command. (Status Register 0 also has bit 7 and 6 set to 0 and 1 respectively.) #### Write Deleted Data This command is the same as the Write Data Command except a Deleted Data Address Mark is written at the beginning of the Data Field instead of the normal Data Address Mark. #### **Read Deleted Data** This command is the same as the Read Data Command except that when the FDC detects a Data Address Mark at the beginning of a Data Field and SK = 0 (low), it will read all the data in the sector and set the CM flag in Status Register 2 to a 1 (high), and then terminate the command. If SK = 1, then the FDC skips the sector with the Data Address Mark and reads the next sector. #### Read A Track This command is similar to READ DATA Command except that this is a continuous READ operation where the entire | Format | Sector Size | N | SC | GPL <sub>①</sub> | GPL@3 | |---------|------------------|--------|-------|------------------|-------| | | 8" Standar | d Flo | ору | | | | | 128 bytes/sector | 00 | 1A | 07_ | 1B | | - | 256 | 01 | 0F | 0E_ | 2A | | | 512 | 02 | 08 | 1B | 3A | | FM Mode | 1024 | 03 | 04 | 47 | 8A | | • | 2048 | 04 | 02 | C8 | FF | | | 4096 | 05 | 01 | C8 | FF | | | 256 | 01 | 1A | 0E | 36 | | | 512 | 02 | 0F | 1 <del>B</del> | 54 | | MFM | 1024 | 03 | 08 | 35 | 74 | | Mode 4 | 2048 | 04 | 04 | 99 | FF | | | 4096 | 05 | 02 | C8 | FF | | | 8192 | 06 | 01 | C8 | FF | | | 51/4" Mir | iflopp | у | | | | | 128 bytes/sector | 00 | 12 | 07 | 09 | | | 128 | 00 | 10 | 10 | 19 | | | 256 | 01 | 08 | 18 | 30 | | FM Mode | 512 | 02 | 04 | 46 | 87 | | | 1024 | 03 | 02 | C8 | FF | | Ì | 2048 | 04 | 01 | C8 | FF | | | 256 | 01 | 12 | 0A | 0C | | | 256 | 01 | 10 | 20 | 32 | | MFM | 512 | 02 | 08 | 2A | 50 | | Mode @ | 1024 | 03 | 04 | 80 | F0 | | 1 | 2048 | 04 | 02 | C8 | FF | | | 4096 | 05 | 01 | C8 | FF | | | 31/2" Sony Mici | ro Flo | ppydi | sk® | | | | 128 bytes/sector | 0 | 0F | 07 | 1B | | FM Mode | 256 | 1 | 09 | 0E | 2A | | | 512 | 2 | 05 | 1B | 3A | | | 256 | 1 | ÔΕ | 0E | 36 | | MFM | 512 | 2 | 09 | 1B | 54 | | Mode @ | 1024 | 3 | 05 | 35 | 74 | Table 3 Notes: ① Suggested values of GPL in Read or Write commands to avoid splice point between data field and ID field of contiguous sections. - 2 Suggested values of GPL in format command. - 3 All values except sector size and hexidecimal. - In MFM mode FDC cannot perform a Read/Write/ format operation with 128 bytes/sector. (N = 00) data field from each of the sectors are read. Immediately after encountering the INDEX HOLE, the FDC starts reading all data fields on the track, as continuous blocks of data. If the FDC finds an error in the ID or DATA CRC check bytes, it continues to read data from the track. The FDC compares the ID information read from each sector with the value stored in the IDR, and sets the ND flag of Status Register 1 to a 1 (high) if there is no comparison. Multi-track or skip operations are not allowed with this command. This command terminates when number of sectors read is equal to EOT. If the FDC does not find an ID Address Mark on the diskette after it encounters the INDEX HOLE for the second time, then it sets the MA (missing address mark) flag in Status register 1 to a 1 (high), and terminates the command. (Status Register 0 has bits 7 and 6 set to 0 and 1 respectively.) #### Read ID The READ ID Command is used to give the present position of the recording head. The FDC stores the values from the first ID field it is able to read. If no proper ID Address Mark is found on the diskette, before the INDEX HOLE is encountered for the second time then the MA (Missing Address Mark) flag in Status Register 1 is set to a 1 (high), and if no data is found then the ND (No Data) flag is also set in Status Register 1 to a 1 (high). The command is then terminated with Bits 7 and 6 in Status Register 0 set to 0 and 1 respectively. During this command there is no data transfer between FDC and the CPU except during the result phase. #### **Format A Track** The Format Command allows an entire track to be formatted. After the INDEX HOLE is detected, Data is written on the Diskette; Gaps, Address Marks, ID Fields and Data Fields, all per the IBM System 34 (Double Density) or System 3740 (Single Density) Format are recorded. The particular format which will be written is controlled by the values programmed into N (number of bytes/sector), SC (sectors/cylinder), GPL (Gap Length), and D (Data Pattern) which are supplied by the processor during the Command Phase. The Data Field is filled with the Byte of data stored in D. The ID Field for each sector is supplied by the processor; that is, four data requests per sector are made by the FDC for C (Cylinder Number), H (Head Number), R (Sector Number) and N (Number of Bytes/Sector). This allows the diskette to be formatted with nonsequential sector numbers, if desired. The processor must send new values for C, H, R, and N to the FDC for each sector on the track. If FDC is set for DMA mode, it will issue 4 DMA requests per sector. If it is set for interrupt mode, it will issue four interrupts per sector and the processor must supply C, H, R and N load for each sector. The contents of the R register is incremented by one after each sector is formatted, thus, the R register contains a value of R when it is read during the Result Phase. This incrementing and formatting continues for the whole track until the FDC encounters the INDEX HOLE for the second time, whereupon it terminates the command. If a FAULT signal is received from the FDD at the end of a write operation, then the FDC sets the EC flag of Status Register 0 to a 1 (high), and terminates the command after setting bits 7 and 6 of Status Register 0 to 0 and 1 respectively. Also the loss of a READY signal at the beginning of a command execution phase causes bits 7 and 6 of Status Register 0 to be set to 0 and 1 respectively. Table 3 shows the relationship between N, SC, and GPL for various sector sizes: #### **Scan Commands** The SCAN Commands allow data which is being read from the diskette to be compared against data which is being supplied from the main system. The FDC compares the data on a byte-by-byte basis, and looks for a sector of data which meets the conditions of $\mathsf{D}_{\mathsf{FDD}} = \mathsf{D}_{\mathsf{PROCESSOR}}, \mathsf{D}_{\mathsf{FDD}} \leq \mathsf{D}_{\mathsf{PROCESSOR}}$ . The hexidecimal byte of FF either from memory or from FDD can be used as a mask byte because it always meet the condition of the compare. Ones complement arithmetic is used for comparison (FF = largest number, 00 = smallest number). After a whole sector of data is compared, if the conditions are not met, the sector number is incremental (R + STP $\rightarrow$ R), and the scan operation is continued. The scan operation continues until one of the following conditions occur; the conditions for scan are met (equal, low, or high), the last sector on the track is reached (EOT), or the terminal count signal is received. If the conditions for scan are met then the FDC sets the SH (Scan Hit) flag Status Register 2 to a 1 (high), and terminates the Scan Command. If the conditions for scan are not met between the starting sector (as specified by R) and the last sector on the cylinder (EOT), then the FDC sets the SN (Scan Not Satisfied) flag of Status Register 2 to a 1 (high), and terminates the Scan Command. The receipt of a TERMINAL COUNT signal from the Processor or DMA Controller during the scan operation will cause the FDC to complete the comparison of the particular byte which is in process, and then to terminate the command. Table 4 shows the status of bits SH and SN under various conditions of SCAN. | COMMAND | STATUS R | EGISTER 2 | COMMENTS | | |-----------------------|-------------|-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------|--| | COMMAND | BIT 2 = SN | BIT 3 = SH | COMMENIS | | | Scan Equal | 0<br>1 | 1<br>0 | $\begin{array}{l} D_{\text{FDD}} = D_{\text{PROCESSOR}} \\ D_{\text{FDD}} \neq D_{\text{PROCESSOR}} \end{array}$ | | | Scan Low or<br>Equal | 0<br>0<br>1 | 1<br>0<br>0 | $\begin{array}{l} D_{\text{FDD}} = D_{\text{PROCESSOR}} \\ D_{\text{FDD}} < D_{\text{PROCESSOR}} \\ D_{\text{FDD}} > D_{\text{PROCESSOR}} \end{array}$ | | | Scan High or<br>Equal | 0<br>0<br>1 | 1<br>0<br>0 | $\begin{array}{l} D_{\text{FDD}} = D_{\text{PROCESSOR}} \\ D_{\text{FDD}} > D_{\text{PROCESSOR}} \\ D_{\text{FDD}} < D_{\text{PROCESSOR}} \end{array}$ | | Table 4 If the FDC encounters a Deleted Data Address Mark on one of the sectors (and SK=0), then it regards the sector as the last sector on the cylinder, sets CM (Control Mark) flag of Status Register 2 to a 1 (high) and terminates the command. If SK=1, the FDC skips the sector with the Deleted Address Mark, and reads the next sector. In the second case (SK=1), the FDC sets the CM (Control Mark) flag of Status Register 2 to a 1 (high) in order to show that a Deleted Sector had been encountered. When either the STP (contiguous sectors = 01, or alternate sectors = 02 sectors are read) or the MT (Multi-Track) are programmed, it is necessary to remember that the last sector on the track must be read. For example, if STP = 02, MT = 0, the sectors are numbered sequentially 1 through 26, and we start the Scan Command at sector 21; the following will happen. Sectors 21, 23 and 25 will be read, then the next sector (26) will be skipped and the Index Hole will be encountered before the EOT value of 26 can be read. This will result in an abnormal termination of the command. If the EOT has been set at 25 or the scanning started at sector 20, then the Scan Command would be completed in a normal manner. During the Scan Command data is supplied by either the processor or DMA Controller for comparison against the data read from the diskette. In order to avoid having the OR (Over Run) flag set in Status Register 1, it is necessary to have the data available in less than 27 $\mu s$ (FM Mode) or 13 $\mu s$ (MFM Mode). If an Overrun occurs the FDC ends the command with bits 7 and 6 of Status Register 0 set to 0 and 1, respectively. #### Seek The read/write head within the FDD is moved from cylinder to cylinder under control of the Seek Command. FDC has four independent Present Cylinder Registers for each drive. They are clear only after Recalibrate command. The FDC compares the PCN (Present Cylinder Number) which is the current head position with the NCN (New Cylinder Number), and if there is a difference performs the following operation: PCN < NCN: Direction signal to FDD set to a 1 (high), and Step Pulses are issued. (Step In.) PCN > NCN: Direction signal to FDD set to a 0 (low), and Step Pulses are issued. (Step Out.) The rate at which Step Pulses are issued is controlled by SRT (Stepping Rate Time) in the SPECIFY Command. After each Step Pulse is issued NCN is compared against PCN, and when NCN = PCN, then the SE (Seek End) flag is set in Status Register 0 to a 1 (high), and the command is terminated. At this point FDC interrupt goes high. Bits DB<sub>0</sub>-DB<sub>3</sub> in Main Status Register are set during seek operation and are cleared by Sense Interrupt Status command. During the Command Phase of the Seek operation the FDC is in the FDC BUSY state, but during the Execution Phase it is in the NON BUSY state. While the FDC is in the NON BUSY state, another Seek Command may be issued, and in this manner parallel seek operations may be done on up to 4 Drives at once. No other command could be issued for as long as FDC is in process of sending Step Pulses to any drive. If an FDD is in a NOT READY state at the beginning of the command execution phase or during the seek operation, then the NR (NOT READY) flag is set in Status Register 0 to a 1 (high), and the command is terminated after bits 7 and 6 of Status Register 0 are set to 0 and 1 respectively. If the time to write 3 bytes of seek command exceeds 150 $\mu$ s, the timing between first two Step Pulses may be shorter than set in the Specify command by as much as 1 ms. #### Recalibrate The function of this command is to retract the read/write head within the FDD to the Track 0 position. The FDC clears the contents of the PCN counter, and checks the status of the Track 0 signal from the FDD. As long as the Track 0 signal is low, the Direction signal remains 0 (low) and Step Pulses are issued. When the Track 0 signal goes high, the SE (SEEK END) flag in Status Register 0 is set to a 1 (high) and the command is terminated. If the Track 0 signal is still low after 77 Step Pulses have been issued, the FDC sets the SE (SEEK END) and EC (EQUIPMENT CHECK) flags of Status Register 0 to both 1s (highs), and terminates the command after bits 7 and 6 of Status Register 0 is set to 0 and 1 respectively. The ability to do overlap RECALIBRATE Commands to multiple FDDs and the loss of the READY signal, as described in the Seek Command, also applies to the RECALIBRATE Command. #### Sense Interrupt Status An Interrupt signal is generated by the FDC for one of the following reasons: - 1. Upon entering the Result Phase of: - a. Read Data Command - b. Read a Track Command - c. Read ID Command - d. Read Deleted Data Command - e. Write Data Command - f. Format a Cylinder Command - g. Write Deleted Data Command - h. Scan Commands - 2. Ready Line of FDD changes state - End of Seek or Recalibrate Command - 4. During Execution Phase in the NON-DMA Mode Interrupts caused by reasons 1 and 4 above occur during normal command operations and are easily discernible by the processor. During an execution phase in NON-DMA Mode, DB5 in Main Status Register is high. Upon entering Result Phase this bit gets clear. Reason 1 and 4 does not require Sense Interrupt Status command. The interrupt is cleared by reading/writing data to FDC. Interrupts caused by reasons 2 and 3 above may be uniquely identified with the aid of the Sense Interrupt Status Command. This com- mand when issued resets the interrupt signal and via bits 5, 6, and 7 of Status Register 0 identifies the cause of the interrupt. | SEEK | INTERRUPT<br>CODE | | | |--------|-------------------|-------|--------------------------------------------------------| | BITS 5 | BIT 6 | BIT 7 | CAUSE | | 0 | 1 | 1 | Ready Line changed state, either polarity | | 1 | 0 | 0 | Normal Termination of Seek or<br>Recalibrate Command | | 1 | 1 | 0 | Abnormal Termination of Seek or<br>Recalibrate Command | Table 5 Neither the Seek or Recalibrate Command have a Result Phase. Therefore, it is mandatory to use the Sense Interrupt Status Command after these commands to effectively terminate them and to provide verification of where the head is positioned (PCN). Issuing Sense Interrupt Status Command without interrupt pending is treated as an invalid command. #### Specify The Specify Command sets the initial values for each of the three internal timers. The HUT (Head Unload Time) defines the time from the end of the Execution Phase of one of the Read/Write Commands to the head unload state. This timer is programmable from 16 to 240 ms in increments of 16 ms (01 = 16 ms, 02 = 32 ms...OF = 240 ms). The SRT (Step Rate Time) defines the time interval between adjacent step pulses. This timer is programmable from 1 to 16 ms in increments of 1 ms (F = 1 ms, E = 2 ms, D = 3 ms, etc.). The HLT (Head Load Time) defines the time between when the Head Load signal goes high and when the Read/Write operation starts. This timer is programmable from 2 to 254 ms in increments of 2 ms (01 = 2 ms, 02 = 4 ms, 03 = 6 ms...7F = 254 ms). The time intervals mentioned above are a direct function of the clock (CLK on pin 19). Times indicated above are for an 8 MHz clock, if the clock was reduced to 4 MHz (mini-floppy application) then all time intervals are increased by a factor of 2. The choice of DMA or NON-DMA operation is made by the ND (NON-DMA) bit. When this bit is high (ND = 1) the NON-DMA mode is selected, and when ND = 0 the DMA mode is selected. #### **Sense Drive Status** This command may be used by the processor whenever it wishes to obtain the status of the FDDs. Status Register 3 contains the Drive Status information stored internally in FDC registers. #### Invalid If an invalid command is sent to the FDC (a command not defined above), then the FDC will terminate the command after bits 7 and 6 of Status Register 0 are set to 1 and 0 respectively. No interrupt is generated by the FDC 765A during this condition. Bit 6 and bit 7 (DIO and RQM) in the Main Status Register are both high ("1") indicating to the processor that the FDC is in the Result Phase and the contents of Status Register 0 (STO) must be read. When the processor reads Status Register 0 it will find an 80 hex indicating an invalid command was received. A Sense Interrupt Status Command must be sent after a Seek or Recalibrate Interrupt, otherwise the FDC will consider the next command to be an Invalid Command. In some applications the user may wish to use this command as a No-Op command, to place the FDC in a standby or no operation state. #### STATUS REGISTER IDENTIFICATION | | BIT | | | | | | | | |----------------|-----------------|--------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--| | NO. | NAME | SYMBOL | DESCRIPTION | | | | | | | D <sub>7</sub> | Interrupt Code | IC | $D_7=0$ and $D_8=0$<br>Normal Termination of Command, (NT). Command was completed and properly executed. | | | | | | | | | | D <sub>7</sub> = 0 and D <sub>6</sub> = 1 Abnormal Termination of Command, (AT). Execution of Command was started, but was not successfully completed. | | | | | | | | | | $D_7=1$ and $D_6=0$ Invalid Command issue, (IC). Command which was issued was never started. | | | | | | | | | | $D_7 = 1$ and $D_6 = 1$<br>Abnormal Termination because during command execution the ready signal from FDD changed state. | | | | | | | D₅ | Seek End | SE | When the FDC completes the SEEK Command, this flag is set to 1 (high). | | | | | | | D₄ | Equipment Check | EC | If a fault Signal is received from the FDD, or if the Track 0 Signal fails to occur after 77 Step Pulses (Recalibrate Command) then this flag is set. | | | | | | | $D_3$ | Not Ready | NR | When the FDD is in the not-ready state and a read or write command is issued, this flag is set. If a read or write command is issued to Side 1 of a single sided drive, then this flag is set. | | | | | | | D <sub>2</sub> | Head Address | HD | This flag is used to indicate the state of the head at Interrupt. | | | | | | | D <sub>1</sub> | Unit Select 1 | US 1 | These flags are used to indicate a Drive Unit. Number at Interrupt. | | | | | | | D <sub>o</sub> | Unit Select 0 | US 0 | These mays are used to indicate a Drive Offic. Number at interrupt. | | | | | | | | BIT | A | | | | | | | |------------------|------------------------------------|--------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--| | NO. | NAME | SYMBOL | DESCRIPTION | | | | | | | | | | S REGISTER 1(CONT.) | | | | | | | D <sub>7</sub> ; | End of Cylinder | EN | When the FDC tries to access a Sector beyond the final Sector of Cylinder, this flag is set. | | | | | | | D <sub>€</sub> | | | Not used. This bit is always 0 (low). | | | | | | | D₅ | Data Errror | DE | When the FDC detects a CRC error in either the ID field or the data field, this flag is set. | | | | | | | D <sub>4</sub> | Over Run | OR | If the FDC is not serviced by the main-systems during data transfers, within a certain time interval, this flag is set. | | | | | | | $D_3$ | | · | Not used. This bit always 0 (low). | | | | | | | D <sub>2</sub> | No Data | ND | During execution of READ DATA, WRITE DELETED DATA or SCAN Command, if the FDC cannot find the Sector specified in th IDR Register, this flag is set. | | | | | | | | | | During executing the READ ID Command, if the FDC cannot read the ID field without an error, then this flag is set. | | | | | | | | | | During the execution of the READ A Cylinder Command, if the starting sector cannot be found, then this flag is set. | | | | | | | D <sub>1</sub> | Not Writable | NW | During execution of WRITE DATA, WRITE DELETED DATA or Format A Cylinder Command, if the FDC detects a write protect signal from the FDD, then this flag is set. | | | | | | | D <sub>o</sub> | Missing Address Mark | MA | If the FDC cannot detect the ID Address Mark after encountering the index hole twice, then this flag is set. | | | | | | | | | | If the FDC cannot detect the Data Address Mark or Deleted Data Address Mark, this flag is set. Also at the same time, the MD (Missing Address Mark in Data Field) of Status Register 2 is set. | | | | | | | | | STA | ATUS REGISTER 2 | | | | | | | D, | | | Not used. This bit is always 0 (low). | | | | | | | D <sub>6</sub> | Control Mark | СМ | During executing the READ DATA or SCAN Command, if the F encounters a sector which contains a Deleted Data Address N this flag is set. | | | | | | | D₅ | Data Error in Data Field | DD | If the FDC detects a CRC error in the data field then this flag is set | | | | | | | D₄ | Wrong Cylinder | wc | This bit is related with the ND bit, and when the contents of C on the medium is different from that stored in the IDR, this flag is set. | | | | | | | D <sub>3</sub> | Scan Equal Hit | SH | During execution, the SCAN Command, if the condition of "equ is satisfied, this flag is set. | | | | | | | D <sub>2</sub> | Scan Not Satisfied | SN | During executing the SCAN Command, if the FDC cannot find a Sector on the cylinder which meets the condition, then this flag is set. | | | | | | | D <sub>1</sub> | Bad Cylinder | BC | This bit is related with the ND bit, and when the content of C on t medium is different from that stored in the IDR and the content of is FF, then this flag is set. | | | | | | | D <sub>o</sub> | Missing Address Mark in Data Field | MD | When data is read from the medium, if the FDC cannot find a Data<br>Address Mark or Deleted Data Address Mark, then this flag is set. | | | | | | | | | STA | ATUS REGISTER 3 | | | | | | | D, | Fault | FT | This bit is used to indicate the status of the Fault signal from the FDD. | | | | | | | D <sub>6</sub> | Write Protected | WP | This bit is used to indicate the status of the Write Protected signal from the FDD. | | | | | | | Ds | Ready | RY | This bit is used to indicate the status of the Ready signal from the FDD. | | | | | | | D₄ | Track 0 | ТО | This bit is used to indicate the status of the Track 0 signal from the FDD. | | | | | | | D <sub>3</sub> | Two Side | TS | This bit is used to indicate the status of the Two Side signal from the FDD. | | | | | | | D <sub>2</sub> | Head Address | HD | This bit is used to indicate the status of Side Select signal to the FDD. | | | | | | | D, | Unit Select 1 | US 1 | This bit is used to indicate the status of the Unit Select 1 signal to the FDD. | | | | | | | D <sub>o</sub> | Unit Select 0 | US 0 | This bit is used to indicate the status of the Unit Select 0 signal to the FDD. | | | | | | #### PROCESSOR INTERFACE During Command or Result Phases the Main Status Register (described earlier) must be read by the processor before each byte of information is written into or read from the Data Register. After each byte of data read or written to Data Register, CPU should wait for 12 µs before reading MSR. Bits D6 and D7 in the Main Status Register must be in a 0 and 1 state, respectively, before each byte of the command word may be written in the FDC. Many of the commands require multiple bytes, and as a result the Main Status Register must be read prior to each byte transfer to the FDC. On the other hand, during the Result Phase, D6 and D7 in the Main Status Register must both be 1's (D6 = 1 and D7 = 1) before reading each byte from the Data Register. Note. this reading of the Main Status Register before each byte transfer to the FDC is required in only the Command and Result Phases, and NOT during the Execution Phase. During the Execution Phase, the Main Status Register need not be read. If the FDC is in the NON-DMA Mode, then the receipt of each data byte (if FDC is reading data from FDD) is indicated by an Interrupt signal on pin 18 (INT = 1). The generation of a Read signal (RD = 0) or Write signal (MR = 0) will reset the interrupt as well as output the Data onto the Data bus. If the processor cannot handle Interrupts fast enough (every 13 $\mu$ s) for MFM and 27 $\mu$ s for FM mode, then it may poll the Main Status Register and then bit D7 (RQM) functions just like the Interrupt signal. If a Write Command is in process then the WR signal performs the reset to the Interrupt signal. If the FDC is in the DMA Mode, no Interrupts are generated during the Execution Phase. The FDC generates DRC's (DMA Requests) when each byte of data is available. The DMA Controller responds to this request with both a DACK = 0 (DMA Acknowledge) and a $\overline{RD} = 0$ (Read signal). When the DMA Acknowledge signal goes low (DACK = 0) then the DMA Request is reset (DRQ = 0). If a Write Command has been programmed then a WR signal will appear instead of $\overline{RD}$ . After the Execution Phase has been completed (Terminal Count has occurred) or EOT sector was read/written, then an Interrupt will occur (INT = 1). This signifies the beginning of the Result Phase. When the first byte of data is read during the Result Phase, the Interrupt is automatically reset (INT = 0). It is important to note that during the Result Phase all bytes shown in the Command Table must be read. The Read Data Command, for example has seven bytes of data in the Result Phase. All seven bytes must be read in order to successfully complete the Read Data Command. The FDC will not accept a new command until all seven bytes have been read. Other commands may require fewer bytes to be read during the Result Phase. The FDC contains five Status Registers. The Main Status Register mentioned above may be read by the processor at any time. The other four Status Registers (ST0, ST1, ST2, and ST3) are only available during the Result Phase, and may be read only after completing a command. The particular command which has been executed determines how many of the Status Registers will be read. The bytes of data which are sent to the FDC to form the Command Phase, and are read out of the FDC in the Result Phase, must occur in the order shown in the Command Table. That is, the Command Code must be sent first and the other bytes sent in the prescribed sequence. No fore-shortening of the Command or Result Phases are allowed. After the last byte of data in the Command Phase is sent to the FDC, the Execution Phase automatically starts. In a similar fashion, when the last byte of data is read out in the Result Phase, the command is automatically ended and the FDC is ready for a new command. ### POLLING FEATURE OF THE FDC765A/7265 After the Specify command has been sent to the FDC, the Unit Select line USO and US1 will automatically go into a polling mode. In between commands (and between step pulses in the SEEK command) the FDC polls all four FDD's looking for a change in the Ready line from any of the drives. If the Ready line changes state (usually due to a door opening or closing) then the FDC will generate an interrupt. When Status Register 0 (ST0) is read (after Sense Interrupt Status is issued), Not Ready (NR) will be indicated. The polling of the Ready line by the FDC occurs continuously between commands, thus notifying the processor which drives are on or off line. Each drive is polled every 1.024 ms except during the Read/Write commands. # ELECTRICAL CHARACTERISTICS ABSOLUTE MAXIMUM RATINGS\* | Operating Temperature | - 10°C to + 70°C | |--------------------------------|------------------| | Storage Temperature | -55°c to +150°C | | All Output Voltages | | | All Input Voltages | -0.5 to +7 Volts | | Supply Voltage V <sub>cc</sub> | -0.5 to +7 Volts | | Power Dissipation | 1 Watt | COMMENT: Stress above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. ## DC CHARACTERISTICS $T_a = 0$ °C to +70°C; $V_{cc} = +5V \pm 5\%$ unless otherwise specified. | | | | LIMIT | S | | TEST | | |----------------------------------------|---------------------|----------|-------|-----------------------|------|----------------------------------|--| | PARAMETER | SYMBOL | MIN TYP® | | MAX | UNIT | CONDITIONS | | | Input Low Voltage | V <sub>IL</sub> | - 0.5 | | 0.8 | ٧ | | | | Input High Voltage | V <sub>IH</sub> | 2.0 | | V <sub>cc</sub> + 0.5 | ٧ | | | | Output Low Voltage | V <sub>OL</sub> | | | 0.45 | ٧ | I <sub>OL</sub> = 2.0 mA | | | Output High Voltage | V <sub>OH</sub> | 2.4 | | V <sub>cc</sub> | ٧ | $I_{OH} = -200 \mu A$ | | | Input Low Voltage<br>(CLK + WR Clock) | $V_{_{IL(\Phi)}}$ | -0.5 | | 0.65 | ٧ | | | | Input High Voltage<br>(CLK + WR Clock) | V <sub>IH (Φ)</sub> | 2.4 | | V <sub>cc</sub> + 0.5 | ٧ | | | | V <sub>cc</sub> Supply Current | I <sub>cc</sub> | | | 150 | mA | | | | Input Load Current | 1 | | | 10 | μΑ | $V_{IN} = V_{CC}$ | | | (All Input Pins) | l <sub>u</sub> | | | - 10 | μΑ | V <sub>IN</sub> = 0V | | | High Level Output Leakage Current | I <sub>LOH</sub> | | | 10 | μΑ | $V_{\text{out}} = V_{\text{cc}}$ | | | Low Level Output Leakage Current | ILOL | | | - 10 | μΑ | $V_{OUT} = +0.45V$ | | NOTE: Typical values for $T_a = 25^{\circ}C$ and nominal supply voltage. ## CAPACITANCE $T_a = 25^{\circ}C$ ; $f_c = 1 \text{ MHz}$ ; $V_{CC} = 0V$ | | | | LIMITS | | | TEST | |-------------------------|---------------------|-----|--------|-----|------|---------------------| | PARAMETER | SYMBOL | MIN | TYP | MAX | UNIT | CONDITIONS | | Clock Input Capacitance | C <sub>IN (Φ)</sub> | | | 20 | pF | All Pins Except Pin | | Input Capacitance | C <sub>IN</sub> | | | 10 | pF | Under Test Tied to | | Output Capacitance | Соит | | | 20 | pF | AC Ground | AC CHARACTERISTICS T<sub>a</sub> = $-10^{\circ}$ C to $+70^{\circ}$ C; V<sub>CC</sub> = +5V $\pm$ 5% unless otherwise specified. | | | LIMITS 765A, 7265 765A-2, 7265-2 | | | | | | † | | | |-------------------------------------------------------|--------------------------------------|----------------------------------|--------------------------------------------------|-----|----------------------------|--------------|------------|-----------|--------------------------------------------------|--| | PARAMETER | SYMBOL | MIN | TYP① | MAX | 765A-2, 7265-2<br>MIN TYP① | | | UNIT | TEST<br>CONDITIONS | | | Clock Period | | 120 | 125 | 500 | 120 | 125 | MAX<br>500 | | CONDITIONS | | | Clock Active (High, Low) | фсч | 40 | 125 | 500 | 40 | 125 | 500 | ns | | | | Clock Rise Time | Φ0 | 40 | | 20 | 40 | | 00 | ns | <del></del> | | | Clock Fall Time | Φr | | | 20 | | <del> </del> | 20 | ns | <del> </del> | | | A₀, CS, DACK Set Up Time to RD ↓ | Φ <sub>1</sub><br>T <sub>AR</sub> | 0 | - | 20 | 0 | | 20 | ns | <del> </del> | | | A <sub>o</sub> , CS, DACK Set Op Time to RD 1 | | 0 | - | | 0 | <del> </del> | | ns | | | | RD Width | TRA | 250 | <del></del> | | 200 | <del></del> | | ns | <del> </del> | | | Data Access Time from RD↓ | T <sub>RR</sub> | 250 | | 200 | 200 | | 140 | ns | C 100 = E | | | DB to Float Delay Time from RD 1 | T <sub>RD</sub> | | | 100 | 10 | | 85 | ns | $C_L = 100 pF$<br>$C_L = 100 pF$ | | | A₀, CS, DACK Set Up Time to WR ↓ | T <sub>DF</sub> | 20 | <del> </del> | 100 | 0 | | 85 | ns | C <sub>L</sub> = 100 pr | | | | T <sub>AW</sub> | 0 | | | | | | ns | | | | A <sub>o</sub> , CS, DACK Hold Time to WR 1 | T <sub>WA</sub> | | 1 | | 0 | | | ns | | | | | T <sub>ww</sub> | 250 | | | 200 | | | ns | | | | Data Set Up Time to WR↑ | T <sub>DW</sub> | 150 | | | 100 | | | ns | | | | Data Hold Time from WR↑ | T <sub>wo</sub> | 5 | | | 0 | | | ns | <del></del> | | | INT Delay Time from RD 1 | T <sub>RI</sub> | | | 500 | | | 400 | ns | | | | INT Delay Time from WR↑ | Twi | | | 500 | | | 400 | ns | <del> </del> | | | DRQ Cycle Time | T <sub>MCY</sub> | 13 | <b></b> | | 13 | | | μS | | | | DRQ Delay Time from DACK ↓ | T <sub>AM</sub> | | <b> </b> | 200 | | - | 140 | ns | | | | DRQ ↑ to DACK ↓ Delay | T <sub>MA</sub> | 2 | | | 2 | | | Фсч | | | | DACK width | TAA | 2 | | | 2 | | | Фсч | | | | TC Width | T <sub>TC</sub> | 1 | | | 1 | | | Фсү | | | | Reset Width | T <sub>RST</sub> | 14 | l | | 14 | | | Фсч | | | | | | | 16<br>8 | | | 16<br>8 | | | MFM = 0 51/4"<br>MFM = 1 51/4" | | | WOK OVOLE TIME | _ | | 8 4 | | | 8<br>4 | | l . | MFM = 0 8"<br>MFM = 1 8" | | | WCK CYCLE TIME | T <sub>wckcy</sub> | | 8 4 | | | 8 | - | Фсч | MFM = 0 3½" ⑤<br>MFM = 1 3½" ⑤ | | | | | | 16<br>8 | | | 16<br>8 | | | MFM = 0 3½" ©<br>MFM = 1 3½" © | | | WCK Active Time (High) | To | - 80 | 250 | 350 | 80 | 250 | 350 | ns | | | | CLK ↑ to WCK ↑ Delay | Тсwн | 0 | | 40 | 0 | | 40 | ns | | | | CLK ↑ to WCK ↓ Delay | T <sub>CWL</sub> | 0 | | 40 | 0 | | 40 | ns | | | | WCK Rise Time | T, | | | 20 | | | 20 | ns | | | | WCK Fall Time | T, | | | 20 | | | 20 | ns | | | | Pre-Shift Delay Time from WCK ↑ | T <sub>CP</sub> | 20 | 1 | 100 | 20 | | 100 | ns | | | | WDA Delay Time from WCK ↑ | T <sub>CD</sub> | 20 | <del> </del> | 100 | 20 | | 100 | ns | | | | RDD Active Time (High) | T <sub>ADD</sub> | 40 | | | 40 | | | ns | | | | Window Cycle Time | T <sub>WCY</sub> | | 2.0 | | | 2.0 | | μs | MFM = 0<br>MFM = 1 | | | Window Hold Time to/from RDD | T <sub>RDW</sub><br>T <sub>WRD</sub> | 15 | | | 15 | | | ns | | | | US <sub>0</sub> : Hold Time to RW/SEEK↑ | Tus | 12 | t | | 12 | | | μS | | | | SEEK/RW Hold Time to LOW CURRENT/DIRECTION 1 | T <sub>SD</sub> | 7 | | | 7 | | | μS | | | | LOW CURRENT/DIRECTION Hold Time to FAULT RESET/STEP ↑ | T <sub>DST</sub> | 1.0 | | | 1.0 | | | μS | 8 MHz Clock Perio | | | US <sub>0.1</sub> Hold Time from FAULT RESET/ | T <sub>STU</sub> | 5.0 | | | 5.0 | | | μS | | | | STEP Active Time (High) | T <sub>STP</sub> | 6.0 | 7.0 | 8.0 | 6.0 | 7.0 | 8.0 | μς | | | | STEP Cycle Time | T <sub>sc</sub> | 33 | 3 | 3 | 33 | 3 | 3 | μS | İ | | | FAULT RESET Active Time (High) | T <sub>FR</sub> | 8.0 | | 10 | 8.0 | | 10.0 | μS | 1 | | | Write Data Width | T <sub>wpp</sub> | T <sub>0</sub> -50 | <del> </del> | | T <sub>0</sub> -50 | | | ns | | | | US <sub>0.1</sub> Hold Time After SEEK | T <sub>SU</sub> | 15 | | | 15 | | | μs | | | | Seek Hold Time from DIR | T <sub>DS</sub> | 30 | | | 30 | | | μS | 8 MHz Clock Perio | | | DIR Hold Time after STEP | T <sub>STD</sub> | 24 | <del> </del> | | 24 | | | μs | - S WITZ CIOCK FOI | | | Index Pulse Width | T <sub>IDX</sub> | 10 | <del> </del> | | 4 | | | Фсү | | | | RD ↓ Delay from DRQ | T <sub>MR</sub> | 800 | <del> </del> | | 800 | | | ΨCY<br>ns | | | | WR ↓ Delay from DRQ | | 250 | <del> </del> | | 250 | - | | ns | 8 MHz Clock Perio | | | TTILL DOING HOLLIDING | T <sub>MW</sub> | 230 | 1 | | 200 | | 12 | 115 | 1 O MITZ CIOCK Peri | | NOTES: ① μ Typical values for T<sub>a</sub> = 25°C and nominal supply voltage. ② The former value of 2 and 1 are applied to Standard Floppy, and the latter value of 4 and 2 are applied to Mini-floppy. ③ Under Software Control. The range is from 1 ms to 16 ms at 8 MHz Clock Period, and 2 to 32 ms at 4 MHz Clock Period. ⑤ For mini-floppy applications, ₀cγ must be 4 mHz. ⑤ Sony microfloppy 3½" drive (8" compatible). ⑥ Sony microfloppy 3½" drive (5¼" compatible). Circuit diagrams utilizing SMC products are included as a means of illustrating typical semiconductor applications; consequently complete information sufficient for construction purposes is not necessarily given. The information has been carefully checked and is believed to be entirely reliable. However, no responsibility is assumed for inaccuracies. Furthermore, such information does not convey to the purchaser of the semiconductor devices described any license under the patent rights of SMC or others. SMC reserves the right to make changes at any time in order to improve design and supply the best product possible.