

# **N-Channel PowerTrench<sup>®</sup> MOSFET** 25V, 2.7A, 40m $\Omega$

## Features

- Max  $r_{DS(on)}$  = 40m $\Omega$  at V<sub>GS</sub> = 10V, I<sub>D</sub> = 2.7A
- Max  $r_{DS(on)}$  = 60m $\Omega$  at V<sub>GS</sub> = 4.5V, I<sub>D</sub> = 2.7A
- Low gate charge: Q<sub>g(10)</sub> = 6nC(Typ)
- Low gate resistance
- Avalanche rated and 100% tested
- RoHS Compliant



# **General Description**

This N-Channel MOSFET has been designed specifically to improve the overall effciency of DC/DC converters using either synchronous or conventional switching PWM controllers. It has been optimized for low gate charge, low  $r_{DS(\text{on})}$  and fast switching speed.

# Application

- Low current DC-DC switching
- Linear regulation





## MOSFET Maximum Ratings T<sub>C</sub> = 25°C unless otherwise noted

| Symbol               | Parameter                                        |                       |           | Ratings     | Units |  |
|----------------------|--------------------------------------------------|-----------------------|-----------|-------------|-------|--|
| V <sub>DS</sub>      | Drain to Source Voltage                          |                       |           | 25          | V     |  |
| V <sub>GS</sub>      | Gate to Source Voltage                           |                       |           | ±20         | V     |  |
|                      | Drain Current -Continuous(Package Limited)       | T <sub>C</sub> = 25°C |           | 2.7         |       |  |
| 1                    | -Continuous(Silicon Limited)                     | T <sub>C</sub> = 25°C | (Note 1)  | 16          | •     |  |
| I <sub>D</sub>       | -Continuous                                      | T <sub>A</sub> = 25°C | (Note 1a) | 6.5         | Α     |  |
|                      | -Pulsed                                          |                       |           | 14          |       |  |
| E <sub>AS</sub>      | Drain-Source Avalanche Energy                    |                       | (Note 3)  | 19          | mJ    |  |
| P <sub>D</sub>       | Power Dissipation                                | T <sub>C</sub> = 25°C |           | 18          |       |  |
|                      | Power Dissipation                                |                       | (Note 1a) | 3.7         | W     |  |
| TJ, T <sub>STG</sub> | Operating and Storage Junction Temperature Range |                       |           | –55 to +175 | °C    |  |

## **Thermal Characteristics**

| $R_{	ext{	heta}JC}$ | Thermal Resistance, Junction to Case         | 8        | °C/W |
|---------------------|----------------------------------------------|----------|------|
| $R_{\theta JA}$     | Thermal Resistance, Junction to Ambient (Not | e 1a) 40 | C/W  |

## Package Marking and Ordering Information

| Device Marking | Device  | Package       | Reel Size | Tape Width | Quantity   |
|----------------|---------|---------------|-----------|------------|------------|
| FDD8750        | FDD8750 | D-PAK(TO-252) | 13"       | 12mm       | 2500 units |

| FDD8750              |
|----------------------|
| N-Channe             |
| ) PowerT             |
| rench <sup>®</sup> N |
| MOSFET               |

| Symbol                                                  | Parameter                                                   | Test Conditions                                                     | Min | Тур    | Max      | Units    |  |
|---------------------------------------------------------|-------------------------------------------------------------|---------------------------------------------------------------------|-----|--------|----------|----------|--|
| Off Char                                                | acteristics                                                 |                                                                     |     |        |          |          |  |
| BV <sub>DSS</sub>                                       | Drain to Source Breakdown Voltage                           | I <sub>D</sub> = 250μA, V <sub>GS</sub> = 0V                        | 25  |        |          | V        |  |
| $\frac{\Delta BV_{DSS}}{\Delta T_J}$                    | Breakdown Voltage Temperature<br>Coefficient                | $I_D = 250 \mu A$ , referenced to $25^{\circ}C$                     |     | 18     |          | mV/°C    |  |
| I <sub>DSS</sub>                                        | Zero Gate Voltage Drain Current                             | $V_{DS}$ =20V, $V_{GS}$ = 0V<br>T <sub>J</sub> =150°C               |     |        | 1<br>250 | μA       |  |
| I <sub>GSS</sub>                                        | Gate to Source Leakage Current                              | $V_{GS} = \pm 20V, V_{GS} = 0V$                                     |     |        | ±100     | nA       |  |
| On Char                                                 | acteristics (Note 2)                                        |                                                                     |     |        |          |          |  |
| V <sub>GS(th)</sub>                                     | Gate to Source Threshold Voltage                            | $V_{GS} = V_{DS}, I_{D} = 250 \mu A$                                | 1.2 | 2.0    | 2.5      | V        |  |
| $\frac{\Delta V_{GS(th)}}{\Delta T_J}$                  | Gate to Source Threshold Voltage<br>Temperature Coefficient | $I_D = 250 \mu A$ , referenced to 25°C                              |     | -5     |          | mV/°C    |  |
|                                                         | Static Drain to Source On Resistance                        | V <sub>GS</sub> = 10V, I <sub>D</sub> = 2.7A                        |     | 28     | 40       |          |  |
| r <sub>DS(on)</sub>                                     |                                                             | V <sub>GS</sub> = 4.5V, I <sub>D</sub> = 2.7A                       |     | 39     | 60       | mΩ       |  |
|                                                         |                                                             | V <sub>GS</sub> = 10V, I <sub>D</sub> = 2.7A, T <sub>J</sub> =150°C |     | 44     | 63       | 1        |  |
| Dynamic                                                 | Characteristics                                             |                                                                     |     |        |          |          |  |
| C <sub>iss</sub>                                        | Input Capacitance                                           |                                                                     |     | 320    | 425      | pF       |  |
| C <sub>oss</sub>                                        | Output Capacitance                                          | ── V <sub>DS</sub> = 13V, V <sub>GS</sub> = 0V,<br>f = 1MHz         |     | 80     | 110      | pF       |  |
| C <sub>rss</sub>                                        | Reverse Transfer Capacitance                                |                                                                     |     | 50     | 75       | pF       |  |
| Rg                                                      | Gate Resistance                                             | f = 1MHz                                                            |     | 1.8    |          | Ω        |  |
| Switchin                                                | g Characteristics                                           |                                                                     |     |        |          |          |  |
| t <sub>d(on)</sub>                                      | Turn-On Delay Time                                          |                                                                     |     | 3      | 10       | ns       |  |
|                                                         | Rise Time                                                   | $V_{DD} = 13V, I_D = 2.7A$                                          |     | 12     | 22       | ns       |  |
| t <sub>r</sub>                                          |                                                             | — V <sub>GS</sub> = 10V, R <sub>GEN</sub> = 6Ω                      |     | 0      | 40       |          |  |
| t <sub>r</sub><br>t <sub>d(off)</sub>                   | Turn-Off Delay Time                                         |                                                                     |     | 8      | 16       | ns       |  |
| t <sub>d(off)</sub>                                     | Turn-Off Delay Time<br>Fall Time                            |                                                                     |     | 5      | 16<br>10 | ns<br>ns |  |
| t <sub>d(off)</sub><br>t <sub>f</sub>                   |                                                             | $V_{CS} = 0V$ to 10V                                                |     | -      | -        | -        |  |
| t <sub>d(off)</sub><br>t <sub>f</sub><br>Q <sub>g</sub> | Fall Time                                                   | $V_{CS} = 0V$ to 10V                                                |     | 5      | 10       | ns       |  |
| t <sub>d(off)</sub><br>t <sub>f</sub>                   | Fall Time<br>Total Gate Charge                              |                                                                     |     | 5<br>6 | 10<br>9  | ns<br>nC |  |

| V <sub>SD</sub> | Source to Drain Diode Forward Voltage | $V_{GS} = 0V, I_S = 2.7A$ (Note 2)     |  | 0.8 | 1.6 | V  |
|-----------------|---------------------------------------|----------------------------------------|--|-----|-----|----|
| t <sub>rr</sub> | Reverse Recovery Time                 | I <sub>F</sub> = 2.7A, di/dt = 100A/μs |  | 16  | 24  | ns |
| Q <sub>rr</sub> | Reverse Recovery Charge               |                                        |  | 7   | 11  | nC |

Notes:

Notes:
1: R<sub>0JA</sub> is the sum of the junction-to-case and case-to- ambient thermal resistance where the case thermal reference is defined as the solder mounting surface of the drain pins. R<sub>0JC</sub> is guaranteed by design while R<sub>0JA</sub> is determined by the user's board design.
a. 40°C/W when mounted on a 1 in<sup>2</sup> pad of 2 oz copper;
b. 96°C/W when mounted on a minimum pad.
2: Pulse Test: Pulse Width < 300µs, Duty cycle < 2.0%.</li>
3: Starting T<sub>J</sub> = 25°C, L = 3mH, I<sub>AS</sub> = 3.6A, V<sub>DD</sub> = 25V, V<sub>GS</sub> = 10V.

FDD8750 N-Channel PowerTrench<sup>®</sup> MOSFET



FDD8750 Rev.C

3

www.fairchildsemi.com



FDD8750 Rev.C

4

www.fairchildsemi.com



### TRADEMARKS

The following are registered and unregistered trademarks Fairchild Semiconductor owns or is authorized to use and is not intended to be an exhaustive list of all such trademarks.

ACEx™ ActiveArray™ Bottomless™ Build it Now<sup>™</sup> CoolFET™ *CROSSVOLT*™ DOME™ **EcoSPARK™** E<sup>2</sup>CMOS™ EnSigna™ FACT® FAST® FASTr™ FPS™ FRFET™

FACT Quiet Series™ GlobalOptoisolator™ GTO™ HiSeC™ I<sup>2</sup>C™ i-Lo™ ImpliedDisconnect<sup>™</sup> IntelliMAX<sup>™</sup> **ISOPLANAR™** LittleFET™ MICROCOUPLER™ MicroFET™ MicroPak™ MICROWIRE™ MSX™ MSXPro™

OCX™ OCXPro™ **OPTOLOGIC**<sup>®</sup> OPTOPLANAR™ PACMAN™ POP™ Power247™ PowerEdge™ PowerSaver™ PowerTrench® **QFET<sup>®</sup>** QS™ QT Optoelectronics<sup>™</sup> Quiet Series<sup>™</sup> RapidConfigure<sup>™</sup> RapidConnect™ µSerDes™ ScalarPump™

SILENT SWITCHER® SMART START™ SPM™ Stealth™ SuperFET™ SuperSOT™-3 SuperSOT<sup>™</sup>-6 SuperSOT<sup>™</sup>-8 SyncFET™ ТСМ™ TinyBoost™ TinyBuck™ TinyPWM™ TinyPower™ TinyLogic<sup>®</sup> TINYOPTO™ TruTranslation™ UHC®

UniFET™ VCX™

Wire™

Across the board. Around the world.™

The Power Franchise<sup>®</sup>

Programmable Active Droop™

#### DISCLAIMER

DISCLAIMER FAIRCHILD SEMICONDUCTOR RESERVES THE RIGHT TO MAKE CHANGES WITHOUT FURTHER NOTICE TO ANY PRODUCTS HEREIN TO IMPROVE RELIABILITY, FUNCTION OR DESIGN. FAIRCHILD DOES NOT ASSUME ANY LIABILITY ARISING OUT OF THE APPLICATION OR USE OF ANY PRODUCT OR CIRCUIT DESCRIBED HEREIN; NEITHER DOES IT CONVEY ANY LICENSE UNDER ITS PATENT RIGHTS, NOR THE RIGHTS OF OTHERS. THESE SPECIFICATIONS DO NOT EXPAND THE TERMS OF FAIRCHILD'S UNDER THE RIGHTS OF OTHERS. THESE SPECIFICATIONS DO NOT EXPAND THE TERMS OF FAIRCHILD'S WORLDWIDE TERMS AND CONDITIONS, SPECIFICALLY THE WARRANTY THEREIN, WHICH COVERS THESE PRODUCTS.

#### LIFE SUPPORT POLICY

FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF FAIRCHILD SEMICONDUCTOR CORPORATION.

#### As used herein:

1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, or (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in significant injury to the user.

2. A critical component is any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

#### PRODUCT STATUS DEFINITIONS Definition of Terms

| Datasheet Identification | Product Status            | Definition                                                                                                                                                                                                                        |
|--------------------------|---------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Advance Information      | Formative or In<br>Design | This datasheet contains the design specifications for<br>product development. Specifications may change in<br>any manner without notice.                                                                                          |
| Preliminary              | First Production          | This datasheet contains preliminary data, and<br>supplementary data will be published at a later date.<br>Fairchild Semiconductor reserves the right to make<br>changes at any time without notice in order to improve<br>design. |
| No Identification Needed | Full Production           | This datasheet contains final specifications. Fairchild<br>Semiconductor reserves the right to make changes at<br>any time without notice in order to improve design.                                                             |
| Obsolete                 | Not In Production         | This datasheet contains specifications on a product<br>that has been discontinued by Fairchild semiconductor.<br>The datasheet is printed for reference information only.                                                         |