# **TOSHIBA**

# 32 Bit RISC Microcontroller TX03 Series

# TMPM330FDFG/FYFG/FWFG

**TOSHIBA CORPORATION** 

© 2010 TOSHIBA CORPORATION All Rights Reserved **TOSHIBA** 

ARM, ARM Powered, AMBA, ADK, ARM9TDMI, TDMI, PrimeCell, RealView, Thumb, Cortex, Coresight, ARM9, ARM926EJ-S, Embedded Trace Macrocell, ETM, AHB, APB, and KEIL are registered trademarks or trademarks of ARM Limited in the EU and other countries. **............ ...................** 



#### <span id="page-3-0"></span>**Introduction: Notes on the description of SFR (Special Function Register) under this specification**

An SFR (Special Function Register) is a control register for periperal circuits (IP).

The SFR addressses of IPs are described in the chapter on memory map, and the details of SFR are given in the chapter of each IP.

Definition of SFR used in this specification is in accordance with the following rules.

- a. SFR table of each IP as an example
	- ・ SFR tables in each chapter of IP provides register names, addresses and brief descriptions.
	- ・ All registers have a 32-bit unique address and the addresses of the registers are defined as follows, with some exceptions: "Base address + (Unique) address"



Note: **SAMCR register address is 32 bits wide from the address 0x0000 0004 (Base Address(0x00000000) + unique address (0x0004)).**

#### Note: **The register shown above is an example for explanation purpose and not for demonstration purpose. This register does not exist in this microcontroller.**

#### b. SFR(register)

- ・ Each register basically consists of a 32-bit register (some exceptions).
- The description of each register provides bits, bit symbols, types, initial values after reset and functions.

#### 1.2.2 SAMCR(Control register)





#### Note: **The Type is divided into three as shown below.**



#### c. Data descriptopn

Meanings of symbols used in the SFR description are as shown below.

- ・ x:channel numbers/ports
- ・ n,m:bit numbers

#### d. Register descriptoption

Registers are described as shown below.

・ Register name <Bit Symbol>

Exmaple: SAMCR<MODE>="000" or SAMCR<MODE[2:0]>="000"

<MODE[2:0]> indicates bit 2 to bit 0 in bit symbol mode (3bit width).

・ Register name [Bit]

Example: SAMCR[9:7]="000"

It indicates bit 9 to bit 7 of the register SAMCR (32 bit width).

# Revision History



# **Table of Contents**

#### Introduction: Notes on the description of SFR (Special Function Register) under this specification

#### TMPM330FDFG/FYFG/FWFG



#### 2. Processor Core



#### 3. Debug Interface



#### 4. Memory Map



#### 5. Reset



#### Clock/Mode control 6.



6.6.8.4 Transition of operation modes:  $SLOW \rightarrow SLEEP \rightarrow SLOW$ 

#### 7. Exceptions





# **8. [Input/Output Ports](#page-122-0)**



[8.2.2.1 Port B Circuit Type](#page-132-0)<br>8.2.2.2 Port B Register [8.2.2.2 Port B Register](#page-132-0)<br>8.2.2.3 PBDATA (Port [8.2.2.3 PBDATA \(Port B data register\)](#page-133-0)<br>8.2.2.4 PBCR (Port B output control reg [8.2.2.4 PBCR \(Port B output control register\)](#page-133-0)<br>8.2.2.5 PBFR1 (Port B function register 1) [8.2.2.5 PBFR1 \(Port B function register 1\)](#page-134-0)<br>8.2.2.6 PBPUP (Port B pull-up control regi [8.2.2.6 PBPUP \(Port B pull-up control register\)](#page-135-0)<br>8.2.2.7 PBIE (Port B input control register) PBIE (Port B input control register) [8.2.3 Port C \(PC0 to PC3\).](#page-136-0)........................................................................................................................................................117 [8.2.3.1 Port C Circuit Type](#page-136-0)<br>8.2.3.2 Port C Register Port C Register [8.2.3.3 PCDATA \(Port C data register\)](#page-137-0)<br>8.2.3.4 PCPUP (Port C pull-up control r [8.2.3.4 PCPUP \(Port C pull-up control register\)](#page-137-0)<br>8.2.3.5 PCIE (Port C input control register) PCIE (Port C input control register) 8.2.4 [Port D \(PD0 to PD7\)](#page-139-0)........................................................................................................................................................120 [8.2.4.1 Port D Circuit Type](#page-139-0)<br>8.2.4.2 Port D Register Port D Register [8.2.4.3 PDDATA \(Port D data register\)](#page-140-0) [8.2.4.4 PDFR1 \(Port D function register 1\)](#page-140-0)<br>8.2.4.5 PDPUP (Port D pull-up control regi [8.2.4.5 PDPUP \(Port D pull-up control register\)](#page-141-0)<br>8.2.4.6 PDIE (Port D input control register) PDIE (Port D input control register) 8.2.5 [Port E \(PE0 to PE6\).](#page-142-0)........................................................................................................................................................123 [8.2.5.1 Port E Circuit Type](#page-142-0)<br>8.2.5.2 Port E Register [8.2.5.2 Port E Register](#page-142-0)<br>8.2.5.3 PEDATA (Port [8.2.5.3 PEDATA \(Port E data register\)](#page-143-0)<br>8.2.5.4 PECR (Port E output control reg [8.2.5.4 PECR \(Port E output control register\)](#page-143-0)<br>8.2.5.5 PEFR1(Port E function register 1) [8.2.5.5 PEFR1\(Port E function register 1\)](#page-144-0)<br>8.2.5.6 PEFR2(Port E function register 2) [8.2.5.6 PEFR2\(Port E function register 2\)](#page-145-0)<br>8.2.5.7 PEOD (Port E open drain control 1 [8.2.5.7 PEOD \(Port E open drain control register\)](#page-145-0)<br>8.2.5.8 PEPUP (Port E pull-up control register) [8.2.5.8 PEPUP \(Port E pull-up control register\)](#page-146-0)<br>8.2.5.9 PEIE (Port E input control register) PEIE (Port E input control register) 8.2.6 [Port F \(PF0 to PF7\)](#page-147-0)..........................................................................................................................................................128 [8.2.6.1 Port F Circuit Type](#page-147-0)<br>8.2.6.2 Port F Register [8.2.6.2 Port F Register](#page-147-0)<br>8.2.6.3 PEDATA (Port PFDATA (Port F data register) [8.2.6.4 PFCR \(Port F output control register\)](#page-148-0) [8.2.6.5 PFFR1\(Port F function register 1\)](#page-149-0)<br>8.2.6.6 PFFR2(Port F function register 2) [8.2.6.6 PFFR2\(Port F function register 2\)](#page-150-0)<br>8.2.6.7 PFOD (Port F open drain control 1 [8.2.6.7 PFOD \(Port F open drain control register\)](#page-150-0)<br>8.2.6.8 PFPUP (Port F pull-up control register) [8.2.6.8 PFPUP \(Port F pull-up control register\)](#page-151-0)<br>8.2.6.9 PFIE (Port F input control register) PFIE (Port F input control register) 8.2.7 [Port G \(PG0 to PG7\)](#page-152-0)........................................................................................................................................................133 [8.2.7.1 Port G Circuit Type](#page-152-0)<br>8.2.7.2 Port G Register [8.2.7.2 Port G Register](#page-152-0)<br>8.2.7.3 PGDATA (Port [8.2.7.3 PGDATA \(Port G data register\)](#page-153-0)<br>8.2.7.4 PGCR (Port G output control res [8.2.7.4 PGCR \(Port G output control register\)](#page-153-0)<br>8.2.7.5 PGER (Port G function register 1) [8.2.7.5 PGFR1\(Port G function register 1\)](#page-154-0)<br>8.2.7.6 PGOD (Port G open drain control 1 [8.2.7.6 PGOD \(Port G open drain control register\)](#page-155-0)<br>8.2.7.7 PGPUP (Port G pull-up control register) [8.2.7.7 PGPUP \(Port G pull-up control register\)](#page-155-0)<br>8.2.7.8 PGIE (Port G input control register) PGIE (Port G input control register) 8.2.8 [Port H \(PH0 to PH7\)](#page-157-0)........................................................................................................................................................138 [8.2.8.1 Port H Circuit Type](#page-157-0)<br>8.2.8.2 Port H Register [8.2.8.2 Port H Register](#page-157-0)<br>8.2.8.3 PHDATA (Port [8.2.8.3 PHDATA \(Port H data register\)](#page-158-0)<br>8.2.8.4 PHCR (Port H output control reg [8.2.8.4 PHCR \(Port H output control register\)](#page-158-0)<br>8.2.8.5 PHFR1(Port H function register 1) [8.2.8.5 PHFR1\(Port H function register 1\)](#page-159-0)<br>8.2.8.6 PHPUP (Port H pull-up control reg [8.2.8.6 PHPUP \(Port H pull-up control register\)](#page-160-0)<br>8.2.8.7 PHIE (Port H input control register) PHIE (Port H input control register) 8.2.9 [Port I \(PI0 to PI7\).](#page-161-0)............................................................................................................................................................142 Port I Circuit Type [8.2.9.2 Port I Register](#page-161-0) [8.2.9.3 PIDATA\(Port I data register\)](#page-162-0) [8.2.9.4 PICR \(Port I output control register\)](#page-162-0) [8.2.9.5 PIFR1\(Port I function register 1\)](#page-163-0)<br>8.2.9.6 PIPUP (Port I pull-up control reg PIPUP (Port I pull-up control register) [8.2.9.7 PIIE \(Port I input control register\)](#page-164-0) 8.2.10 [Port J \(PJ0 to PJ7\)](#page-165-0)..........................................................................................................................................................146 [8.2.10.1 Port J Circuit Type](#page-165-0)<br>8.2.10.2 Port J Register [8.2.10.2 Port J Register](#page-165-0)<br>8.2.10.3 PJDATA (Port [8.2.10.3 PJDATA \(Port J data register\)](#page-166-0)<br>8.2.10.4 PJCR (Port J output control reg [8.2.10.4 PJCR \(Port J output control register\)](#page-166-0)<br>8.2.10.5 PJFR1(Port J function register 1) [8.2.10.5 PJFR1\(Port J function register 1\)](#page-167-0)<br>8.2.10.6 PJPUP (Port J pull-up control reg [8.2.10.6 PJPUP \(Port J pull-up control register\)](#page-168-0)<br>8.2.10.7 PJIE (Port J input control register) PJIE (Port J input control register)

8.2.11 [Port K \(PK0 to PK2\)](#page-169-0)......................................................................................................................................................150

[8.2.11.1 Port K Circuit Type](#page-169-0)<br>8.2.11.2 Port K Register Port K Register



# 9. 16-bit Timer/Event Counters(TMRB)





#### 10. Serial Channel (SIO/UART)





#### 11. Serial Bus Interface (I2C/SIO)





# 12. Consumer Electronics Control (CEC)



12.4.2.3 Enabling Reception<br>12.4.2.4 Detecting Error Interrupt



#### 13. Remote control signal preprocessor (RMC)



#### 13.4.1.8 Receiving a Remote Control Signal in a Phase Method

#### 14. Analog/Digital Converter (ADC)





- [14.4.5.6 Conversion completion](#page-413-0)
- [14.4.5.7 Interrupt generation timings and AD conversion result storage register](#page-415-0)

# **15. [Watchdog Timer\(WDT\)](#page-418-0)**



# **16. [Real Time Clock \(RTC\)](#page-426-0)**





# 17. Flash Memory Operation



# 18. ROM protection



#### 19. Electrical Characteristics



#### 20. Port Section Equivalent Circuit Schematic



# 21. Package Dimensions

# TMPM330FDFG/FYFG/FWFG

<span id="page-20-0"></span>The TMPM330FDFG/FYFG/FWFG is a 32-bit RISC microprocessor series with an ARM Cortex™-M3 microprocessor core.



Features of the TMPM330FDFG/FYFG/FWFG are as follows:

#### 1.1 Features

- 1. ARM Cortex-M3 microprocessor core
	- a. Improved code efficiency has been realized through the use of Thumb® -2 instruction.
		- ・ New 16-bit Thumb instructions for improved program flow
		- ・ New 32-bit Thumb instructions for improved performance
		- ・ New Thumb mixed 16-/32-bit instruction set can produce faster, more efficient code.
	- b. Both high performance and low power consumption have been achieved.

[High performance]

- $\cdot$  A 32-bit multiplication (32×32=32 bit) can be executed with one clock.
- ・ Division takes between 2 and 12 cycles depending on dividend and devisor

[Low power consumption]

- ・ Optimized design using a low power consumption library
- ・ Standby function that stops the operation of the micro controller core
- c. High-speed interrupt response suitable for real-time control
	- ・ An interruptible long instruction.
	- ・ Stack push automatically handled by hardware.
- 2. On Chip program memory and data memory



- 3. 16-bit timer (TMRB): 10 channels
	- ・ 16-bit interval timer mode
	- ・ 16-bit event counter mode
	- ・ 16-bit PPG output
	- ・ Input capture function
- 4. Real time clock (RTC): 1 channel
	- ・ Clock (hour, minute and second)
	- ・ Calendar (month, week, date and leap year)
- ・ Time correction + or − 30seconds (by software)
- ・ Alarm (Alarm output)
- ・ Alarm interrupt
- 5. Watchdog timer (WDT): 1 channel

Watchdog timer (WDT) generates a reset or a non-maskable interrupt (NMI).

6. General-purpose serial interface (SIO/UART): 3 channels

Either UART mode or synchronous mode can be selected (4byte FIFO equipped)

7. Serial bus interface (I2C/SIO): 3channels

Either I2C bus mode or synchronous mode can be selected.

8. CEC function (CEC): 1 channel

Transmission and reception per 1 byte.

9. Remote control signal preprocessor (RMC): 2 channels

Can receive up to 72bit data at a time

- 10. 10-bit AD converter (ADC): 12 channels
	- ・ Start by an internal timer trigger
	- ・ Fixed channel/scan mode
	- ・ Single/repeat mode
	- ・ AD monitoring 2ch
	- Conversion speed 1.15μsec. ( $@$ fsys = 40MHz)
- 11. Interrupt source
	- ・ Internal: 42 factors...The order of precedence can be set over 7 levels

(except the watchdog timer interrupt).

- ・ External: 8 factors...The order of precedence can be set over 7 levels.
- 12. Non-maskable interrupt (NMI)

Non-maskable interrupt (NMI) is generated by a watchdog timer or a  $\overline{\text{NMI}}$  pin.

- 13. Input/ output ports (PORT): 78 pins
- 14. Standby mode
	- ・ Standby modes: IDLE, SLOW, SLEEP, STOP
	- ・ Sub clock operation(32.768kHz):SLOW, SLEEP
- 15. Clock generator (CG)
	- ・ On-chip PLL (quadrupled)
	- ・ Clock gear function: The high-speed clock can be divided into 1/1, 1/2, 1/4 or 1/8.
- 16. Endian

Little endian

- 17. Maximum operating frequency: 40 MHz
- 18. Operating voltage range

2.7 V to 3.6 V (with on-chip regulator)

- 19. Temperature range
	- ・ -20 to 85 degrees (except during Flash writing/ erasing)
	- ・ 0 to 70 degrees (during Flash writing/ erasing)
- 20. Package

LQFP100-P-1414-0.50H (14mm × 14mm, 0.5mm pitch)

# <span id="page-23-0"></span>1.2 Block Diagram



Figure 1-1 TMPM330FDFG/FYFG/FWFGBlock Diagram

# <span id="page-24-0"></span>1.3 Pin Layout (Top view)

Figure 1-2 shows the pin layout of TMPM330FDFG/FYFG/FWFG.



Figure 1-2 Pin Layout (LQFP100)

# <span id="page-25-0"></span>1.4 Pin names and Functions

Table 1-1 and [Table 1-2](#page-31-0) sort the input and output pins of the TMPM330FDFG/FYFG/FWFG by pin or port. Each table includes alternate pin names and functions for multi-function pins.

### 1.4.1 Sorted by Pin

#### Table 1-1 Pin Names and Functions Sorted by Pin (1/6)









#### Table 1-1 Pin Names and Functions Sorted by Pin (3/6)













# <span id="page-31-0"></span>1.4.2 Sorted by Port

#### Table 1-2 Pin Names and Functions Sorted by Port (1/6)



#### Table 1-2 Pin Names and Functions Sorted by Port (2/6)







#### Table 1-2 Pin Names and Functions Sorted by Port (4/6)






## Table 1-2 Pin Names and Functions Sorted by Port (6/6)



# 1.5 Pin Numbers and Power Supply Pins

Table 1-3 Pin Numbers and Power Supplies



# 2. Processor Core

The TX03 series has a high-performance 32-bit processor core (the ARM Cortex-M3 processor core). For information on the operations of this processor core, please refer to the "Cortex-M3 Technical Reference Manual" issued by ARM Limited.This chapter describes the functions unique to the TX03 series that are not explained in that document.

## 2.1 Information on the processor core

The following table shows the revision of the processor core in the TMPM330FDFG/FYFG/FWFG.

Refer to the detailed information about the CPU core and architecture, refer to the ARM manual "Cortex-M series processors" in the following URL:

http://infocenter.arm.com/help/index.jsp



## 2.2 Configurable Options

The Cortex-M3 core has optional blocks. The optional blocks of the revision r1p1 are ETM™ and MPU. The following tables shows the configurable options in the TMPM330FDFG/FYFG/FWFG.



## 2.3 Exceptions/ Interruptions

Exceptions and interruptions are described in the following section.

### 2.3.1 Number of Interrupt Inputs

The number of interrupt inputs can optionally be defined from 1 to 240 in the Cortex-M3 core.

TMPM330FDFG/FYFG/FWFG has 50 interrupt inputs. The number of interrupt inputs is reflected in <IN-TLINESNUM[4:0]> bit of NVIC register. In this product, if read <INTLINESNUM[4:0]> bit, "0y00001" is read out.

### 2.3.2 Number of Priority Level Interrupt Bits

The Cortex-M3 core can optionally configure the number of priority level interrupt bits from 3 bits to 8 bits.

TMPM330FDFG/FYFG/FWFG has three priority level interrupt bits. The number of priority level interrupt bits is used for assigning a priority level in the interrupt priority registers and system handler priority registers.

### 2.3.3 SysTick

The Cortex-M3 core has a SysTick timer which can generate SysTick exception.

In the TMPM330FDFG/FYFG/FWFG, the clock that is input from X1 pin dividing by 32 is used as a count clock for the Systic timer. SysTick calibration register can set a calibration value to measure 10ms. In this product, when 8MHz is input to X1 pin, calibration value is set to 0x9C4 which can measure 10ms. Additionally, if this value is read as "0" both of <NOREF> bit and <SKEW> bit, it indicates that external reference clock are available and the calibration value is accurate as 10ms.

## 2.3.4 SYSRESETREQ

The Cortex-M3 core outputs SYSRESETREQ signal when <SYSRESETREQ> bit of Application Interrupt and Reset Control Register are set.

TMPM330FDFG/FYFG/FWFG provides the same operation when SYSRESETREQ signal are output.

Note:Do not reset with <SYSRESETREQ> in SLOW mode.

### 2.3.5 LOCKUP

When irreparable exception generates, the Cortex-M3 core outputs LOCKUP signal to show a serious error included in software.

TMPM330FDFG/FYFG/FWFG does not use this signal. To return from LOCKUP status, it is necessary to use non-maskable interruput (NMI) or reset.

### 2.3.6 Auxiliary Fault Status register

The Cortex-M3 core provides auxiliary fault status registers to supply additional system fault information to software.

However, TMPM330FDFG/FYFG/FWFG is not defined this function. If auxiliary fault status register is read, always "0x0000\_0000" is read out.

## 2.4 Events

The Cortex-M3 core has event output signals and event input signals. An event output signal is output by SEV instruction execution. If an event is input, the core returns from low-power consumption mode caused by WFE instruction.

TMPM330FDFG/FYFG/FWFG does not use event output signals and event input signals. Please do not use SEV instruction and WFE instruction.

## 2.5 Power Management

The Cortex-M3 core provides power management system which uses SLEEPING signals and SLEEPDEEP signals. SLEEPDEEP signals are output when <SLEEPDEEP> bit of System Control Register is set.

These signals are output in the following circumstances:

-Wait-For-Interrupt (WFI) instruction execution

-Wait-For-Event (WFE) instruction execution

-the timing when interrupt-service-routine (ISR) exit in case that <SLEEPONEXIT> bit of System Control Register is set.

TMPM330FDFG/FYFG/FWFG does not use SLEEPDEEP signals so that <SLEEPDEEP> bit must not be set. And also event signals are not used so that please do not use WFE instruction.

For detail of power management, refer to the Chapter "Clock/Mode control."

## 2.6 Exclusive access

In Cortex-M3 core, the DCode bus system supports exclusive access. However TMPM330FDFG/FYFG/FWFG does not use this function.

- 2. Processor Core
- 2.6 Exclusive access

# 3. Debug Interface

## 3.1 Specification Overview

TMPM330FDFG/FYFG/FWFG contains the Serial Wire JTAG Debug Port (SWJ-DP) unit for interfacing with the debugging tools and the Embedded Trace Macrocell™(ETM) unit for instruction trace output.Trace data is output to the dedicated pins(TRACEDATA[3:0], SWV) for the debugging via the on-chip Trace Port Interface Unit (TPIU).

For details about SWJ-DP, ETM and TPIU, refer to "Cortex-M3 Technical Reference Manual" .

## 3.2 SWJ-DP

SWJ-DP supports the Serial Wire Debug Port (SWDCK, SWDIO) and the JTAG Debug Port (TDI, TDO, TMS, TCK, TRST).

## 3.3 ETM

ETM supports four data signal pins (TRACEDATA[3:0]), one clock signal pin (TRACECLK) and trace output from SWV.

## 3.4 Pin Functions

The debug interface pins can also be used as general-purpose ports.

The PA0 and PA1 pins are shared between the JTAG debug port function and the Serial Wire Debug Port function. The PB0 pin is shared between the JTAG debug port function and the SWV trace output function.

| SWJ-DP          | General-<br>purpose<br>Port Name | JTAG Debug Function |                                        | <b>SW Debug Function</b> |                               |  |  |
|-----------------|----------------------------------|---------------------|----------------------------------------|--------------------------|-------------------------------|--|--|
| Pin Name        |                                  | 1/0                 | Explanation                            | 1/0                      | Explanation                   |  |  |
| TMS / SWDIO     | PA <sub>0</sub>                  | Input               | 1/0<br><b>JTAG Test Mode Selection</b> |                          | Serial Wire Data Input/Output |  |  |
| TCK / SWCLK     | PA <sub>1</sub>                  | Input               | <b>JTAG Test Check</b>                 | Input                    | Serial Wire Clock             |  |  |
| TDO / SWV       | PB <sub>0</sub>                  | Output              | JTAG Test Data Output                  | (Output)(Note)           | (Serial Wire Viewer Output)   |  |  |
| TDI             | PB <sub>1</sub>                  | Input               | JTAG Test Data Input                   |                          |                               |  |  |
| <b>TRST</b>     | PB <sub>2</sub>                  | Input               | <b>JTAG Test RESET</b>                 | ۰                        | ٠                             |  |  |
| <b>TRACECLK</b> | PA <sub>2</sub>                  | Output              | <b>TRACE Clock Output</b>              |                          |                               |  |  |
| TRACEDATA0      | PA <sub>3</sub>                  | Output              | <b>TRACE DATA Output0</b>              |                          |                               |  |  |
| TRACEDATA1      | PA4                              | Output              | <b>TRACE DATA Output1</b>              |                          |                               |  |  |
| TRACEDATA2      | PA <sub>5</sub>                  | Output              | <b>TRACE DATA Output2</b>              |                          |                               |  |  |
| TRACEDATA3      | PA <sub>6</sub>                  | Output              | <b>TRACE DATA Output3</b>              |                          |                               |  |  |

Table 3-1 SWJ-DP,ETM Debug Functions

#### Note:**When SWV function is enabled.**

After reset, PA0, PA1, PB0, PB1 and PB2 pins are configured as debug port function pins. The functions of other debug interface pins need to be programmed as required.

When using a low power consumption mode, take note of the following points.

- Note 1: If PA0 and PB0 are configured as TMS/SWDIO and TDO/SWV, output continues to be enabled even in STOP mode regardless of the setting of the CGSTBYCR<DRVE> bit.
- Note 2: If PA1 is configured as a debug function pin, it prevents a low power consumption mode from being fully effective. Configure PA1 to function as a general-purpose port if the debug function is not used.

[Table 3-2](#page-44-0) summarizes the debug interface pin and related port settings after reset.



#### <span id="page-44-0"></span>Table 3-2 Debug Interface Pins and Related Port Settings after Reset

− : Don't care

## 3.5 Peripheral Functions in Halt Mode

When the Cortex-M3 core enters in the halt mode, the watchdog-timer (WDT) automatically stops. Other peripheral functions continue to operate.

## 3.6 Reset Vector Break

TMPM330FDFG/FYFG/FWFG is prohibited from transmission with debug tools while reset caused by RESET pin is effective.When setting a stop by using reset vector, set the following procedure after reset; set break points from the debug tools, then set the application interrupt and the <SYSRESETREQ> bit of the reset control register to reset again.

Note:Do not reset with <SYSRESETREQ> in SLOW mode.

# 3.7 Connection with a Debug Tool

## 3.7.1 About connection with debug tool

Concerning a connection with debug tools, refer to manufactures recommendations.

Debug interface pins contain a pull-up resistor and a pull-down resistor.When debug interface pins are connected with external pull-up or pull-down, please pay attention to input level.

## 3.7.2 Important points of using debug interface pins used as general-purpose ports

TMPM330FDFG/FYFG/FWFG is prohibited from transmission with debug tools while reset caused by RE-SET pin is effective. Therefor it cannot change to the debug mode.

The PA0, PA1, PB0, PB1 and PB2 ports are the debug interface pins after reset however if these pins are changed to the general-purpose port immediately after reset, the control from the debug tools are not accepted under some circumstances.When changing the settings, please pay attention to the status of debug interface pins.



#### Table 3-3 Table of using debug interface pins

ο : Enabled × : Disabled (Usable as general-purpose port)

# 4. Memory Map

## 4.1 Memory map

The memory maps for theTMPM330FDFG/FYFG/FWFG are based on the ARM Cortex-M3 processor core memory map.

The internal ROM is mapped to the code of the Cortex-M3 core memory, the internal RAM is mapped to the SRAM region and the special function register (SFR) is mapped to the peripheral region respectively.

The special function register (SFR) indicates I/O ports and control registers for the peripheral function. The SRAM and SFR regions are all included in the bit-band region.

The CPU register region is the processor core's internal register region.

For more information on each region, see the "Cortex-M3 Technical Reference Manual".

Note that access to regions indicated as "Fault" causes a memory fault if memory faults are enabled or a hard fault if memory faults are disabled. Do not access the vendor-specific region.

## 4.1.1 Memory map of the TMPM330FDFG

Figure 4-1shows the memory map of the TMPM330FDFG.



Figure 4-1 Memory Map (TMPM330FDFG)

## 4.1.2 Memory Map of TMPM330FYFG

Figure 4-2 shows the memory map of the TMPM330FYFG.



## Figure 4-2 Memory Map (TMPM330FYFG)

Note:In addition to 256KB flash area, the TMPM330FYFG provides 128-word data/ password area (1 page) for Show Product Information command in the address range 0x0007 FE00 - 0x0007 FFFF. See the Chapter "Flash Memory Operation" for details on the single boot mode. Do not Access to the range from 0x0004\_0000 through the password area.

## 4.1.3 Memory Map of TMPM330FWFG

Figure 4-3 shows the memory map of the TMPM330FWFG.



Figure 4-3 Memory Map (TMPM330FWFG)

## 4.2 SFR area detail

This section contains the list of addresses in the SFR area (0x4000\_0000 through 0x4007\_FFFF) assigned to peripheral function.

Access to the Reserved areas in the Table 4-1 is prohibited. As for the SFR area, reading the areas not described in the Table 4-1 yields undefined value. Writing these area is ignored.

| <b>Start Address</b> | <b>End Address</b> | Peripheral    | Reserved                                                 |                          |                                                          |
|----------------------|--------------------|---------------|----------------------------------------------------------|--------------------------|----------------------------------------------------------|
| 0x4000 0000          | 0x4000_02BF        | PORT(A to K)  | 0x4000_0190<br>0x4000 01D0<br>0x4000 0210<br>0x4000 0250 | to<br>to<br>to<br>to     | 0x4000 0193<br>0x4000 01D3<br>0x4000 0213<br>0x4000 0253 |
| 0x4001 0000          | 0x4001_027F        | TMRB(10ch)    |                                                          |                          |                                                          |
| 0x4002 0000          | 0x4002 007F        | I2C/SIO(3ch)  |                                                          |                          |                                                          |
| 0x4002 0080          | 0x4002 013F        | SIO/UART(3ch) |                                                          |                          |                                                          |
| 0x4003 0000          | 0x4003 007F        | ADC(12ch)     | 0x4003 0024                                              | $\overline{\phantom{a}}$ | 0x4003 002F                                              |
| 0x4004 0000          | 0x4004 003F        | <b>WDT</b>    |                                                          |                          |                                                          |
| 0x4004 0100          | 0x4004 013F        | <b>RTC</b>    | 0x4004 010D                                              |                          |                                                          |
| 0x4004 0200          | 0x4004 023F        | CG            | 0x4004 0230                                              | to                       | 0x4004 023F                                              |
| 0x4004 0300          | 0x4004 033F        | CEC           |                                                          |                          |                                                          |
| 0x4004 0400          | 0x4004 047F        | RMC(2ch)      | 0x4004 0428<br>0x4004 0468                               | to<br>to                 | 0x4004 0433<br>0x4004 0473                               |
| 0x4004 0500          | 0x4004 053F        | <b>FLASH</b>  | 0x4004 0504<br>0x4004 0524                               | to<br>to                 | 0x4004 0507<br>0x4004 052B                               |
| 0x4004 0540          | 0x4004 05BF        | Reserved      | 0x4004 0540<br>0x4004 0550<br>0x4004 0560                | to<br>to<br>to           | 0x4004 0547<br>0x4004 0553<br>0x4004 0593                |
| 0x4004 0700          | 0x4004_073F        | Reserved      | 0x4004 0700<br>to                                        |                          | 0x4004 0707                                              |

Table 4-1 SFR area detail

- 4. Memory Map
- 4.2 SFR area detail

# 5. Reset

The TMPM330FDFG/FYFG/FWFG has three reset sources: an external reset pin (RESET), a watchdog timer (WDT) and the setting <SYSRESETREQ> in the Application Interrupt and Reset Control Register.

For reset from the WDT, refer to the chapter on the WDT.

For reset from <SYSRESETREQ>, refer to "Cortex-M3 Technical Reference Manual".

Note:**Do not reset with <SYSRESETREQ> in SLOW mode.**

## 5.1 Cold reset

The power-on sequence must consider the time for the internal regulator and oscillator to be stable.In the TMPM330FDFG/FYFG/FWFG, the internal regulator requires at least 700 μs to be stable.

The time required to achieve stable oscillation varies with system. At cold reset, the external reset pin must be kept "Low" for a duration of time sufficiently long enough for the internal regulator and oscillator to be stable.

Figure 5-1 shows the power-on sequence.



Figure 5-1 Cold Reset Sequence

Note 1: **The power supply must be raised (from 0V to 2.7V) at a speed of 0.37ms/V or slower.**

Note 2: **Turn on the power while the RESET pin is fixed to "Low". Release the reset while all the power supplies are stabilized within operating voltage.**

## 5.2 Warm reset

### 5.2.1 Reset period

As a precondition, ensure that the power supply voltage is within the operating range and the internal highfrequency oscillator is providing stable oscillation.

To reset the TMPM330FDFG/FYFG/FWFG, assert the RESET signal (active low) for a minimum duration of 12 system clocks.

### 5.2.2 After reset

A warm reset initializes the majority of the Cortex-M3 processor core's system control registers and internal function registers.

The processor core's system debug components (FPB, DWT, ITM) register, the clock generator's CGRSTFLG register and the FCSECBIT register are initialized by a only cold reset.

After reset, the PLL multiplication circuit is inactive and must be enabled in the CGPLLSEL register if needed.

When the reset exception handling is completed, the program branches to the reset interrupt service routine.

Note:**The reset operation may alter the internal RAM state.**

# 6. Clock/Mode control

## 6.1 Features

The clock/mode control block enables to select clock gear, prescaler clock and warm-up of the PLL clock multiplication circuit and oscillator.

There is also the low power consumption mode which can reduce power consumption by mode transitions.

This chapter describes how to control clock operating modes and mode transitions.

The clock/mode control block has the following functions:

- ・ Controls the system clock
- ・ Controls the prescaler clock
- ・ Controls the PLL multiplication circuit
- ・ Controls the warm-up timer

In addition to NORMAL mode, the TMPM330FDFG/FYFG/FWFG can operate in three types of low power mode to reduce power consumption according to its usage conditions.

# 6.2 Registers

## 6.2.1 Register List

The following table shows the CG-related registers and addresses.









Page 37

#### 6.2 Registers



## 6.2.3 CGOSCCR (Oscillation control register)









### 6.2 Registers



## 6.2.5 CGPLLSEL (PLL Selection Register)





## 6.2.6 CGCKSEL (System clock selection register)



## 6.3 Clock control

### 6.3.1 Clock System Block Diagram

Each clock is defined as follows:



The high-speed clock fc and the prescaler clock ΦT0 are dividable as follows.



CPU uses the following clocks. HCLK and FCLK stop in the low power consumption mode (IDLE,SLEEP,STOP.)



### 6.3.2 Initial Values after Reset

Reset operation initializes the clock configuration as follows.



Reset operation causes all the clock configurations excluding the low-speed clock (fs) to be the same as fosc.

 $fc = f$ osc fsys = fosc φT0 = fosc

For example, reset operation configures fsys as 10MHz when a 10MHz oscillator is connected to the X1 or X2 pin.

### 6.3.3 Clock system Diagram

Figure 6-1 shows the clock system diagram.



Figure 6-1 Clock Block Diagram

The input clocks to selector shown with an arrow are set as default after reset.

### 6.3.4 Clock Multiplication Circuit (PLL)

This circuit outputs the fpll clock that is quadruple of the high-speed oscillator output clock (fosc.) As a result, the input frequency to oscillator can be low, and the internal clock be made high-speed.

The PLL is disabled after reset. To enable the PLL, set "1" to the CGOSCCR<PLLON> bit.

The PLL requires a certain amount of time to be stabilized, which should be secured using the warm-up function.

Note:**It takes approximately 200μs for the PLL to be stabilized.**

#### 6.3.5 Warm-up function

The warm-up function secures the stability time for the oscillator and the PLL with the warm-up timer.

The warm-up function is used when returning from STOP/SLEEP mode.

In this case, an interrupt for returning from the low power consumption mode triggers the automatic timer count. After the specified time is reached, the system clock is output and the CPU starts operation.

In STOP/ SLEEP modes, the PLL is disabled. When returning from these modes, configure the warm-up time in consideration of the stability time of the PLL and the internal oscillator.

How to configure the warm-up function.

Specify the count up clock for the warm-up counter in the CGOSCCR<WUPSEL> bit.

The warm-up time can be selected by setting the CGOSCCR<WUPT[2:0]>.

The CGOSCCR<WUEON><WUEF> is used to confirm the start and completion of warm-up through software (instruction). After the completion of warm-up is confirmed, switch the system clock by setting the CGCKSEL<SYSCK>.

When clock switching occurs, the current system clock can be checked by monitoring the CGCKSEL<SYSCKFLG>

Table 6-1 shows the warm-up time.

Table 6-1 Warm-up Time (fosc = 10MHz,  $fs = 32.768kHz$ )



Note:**The warm-up timer operates according to the oscillation clock, and it may contain errors if there is any fluctuation in the oscillation frequency. Therefore, the warm-up time should be taken as approximate time.**

# **TOSHIBA**

The following are the examples of the warm-up function configuration.

#### <Example1> Securing the stability time for the PLL



#### <Example2> Transition from the NORMAL mode to the SLOW mode



#### <Example3> Transition from the SLOW mode to the NORMAL mode



Note:**When switching the system clock, ensure that the switching has been completed by reading the CGSYSCR<SYSCKFLG>.**

### 6.3.6 System Clock

The TMPM330FDFG/FYFG/FWFG offers two selectable system clocks: low-speed or high-speed. The highspeed clock is dividable.

- Note 1: **Switching of clock gear is executed when a value is written to the CGSYSCR<GEAR[2:0]> register. The actual switching takes place after a slight delay.**
- Note 2: The CEC function uses the low-speed clock as a sampling clock. The allowable margin of error when the CEC function is used is approximately ±4% at 32.768 kHz.

#### 6.3.6.1 High speed clock

- ・ Input frequency from X1 and X2: 8MHz to 10MHz
- Allows for oscillator connection or external clock input
- Clock gear: $1/1$ ,  $1/2$ ,  $1/4$ ,  $1/8$  (after reset:  $1/1$ )

#### Table 6-2 Range of High Speed frequency



#### Note:**PLL=ON/OFF setting: available in CGOSCCR<PLLON> Clock gear setting: available in CGSYSCR<GEAR[2:0]>.**

#### 6.3.6.2 Low speed clock

Input frequency from XT1 and XT2

#### Table 6-3 Range of Low Speed Frequency



### 6.3.7 Prescaler Clock Control

Each peripheral function has a prescaler for dividing a clock. As the clock φT0 to be input to each prescaler, the "fperiph" clock specified in the CGSYSCR<FPSEL> can be divided according to the setting in the CGSYSCR<PRCK[2:0]>. After the controller is reset, fperiph/1 is selected as  $\varphi$ T0.

Note:**To use the clock gear, ensure that you make the time setting such that prescaler output φTn from each peripheral function is slower than fsys (φTn < fsys). Do not switch the clock gear while the timer counter or other peripheral function is operating.**

## 6.3.8 System Clock Pin Output Function

The TX03 enables to output the system clock from a pin. The PK1/SCOUT pin can output the low speed clock fs, the system clock fsys and fsys/2, and the prescaler input clock for peripheral I/O φT0. By setting the port K registers, the PKCR<PK1C> and PKFR1<PK1F1> to "1", the PK1/SCOUT pin (pin number 51) becomes the SCOUT output pin. The output clock is selected by setting the CGSYSCR<SCOSEL[1:0]>.

Table 6-4 shows the pin status in each mode when the SCOUT pin is set to the SCOUT output.

#### Table 6-4 SCOUT Output Status in Each Mode



Note:**The phase difference (AC timing) between the system clock output by the SCOUT and the internal clock is not guaranteed.**

## 6.4 Modes and Mode Transitions

### 6.4.1 Mode Transitions

The NORMAL mode and the SLOW mode use the high-speed and low-speed clocks for the system clock respectively.

The IDLE, SLEEP and STOP modes can be used as the low power consumption mode that enables to reduce power consumption by halting processor core operation.

When the low-speed clock is not used, the SLOW and SLEEP modes cannot be used.

Figure 6-2 shows a mode transition diagram.

For a detail of sleep-on-exit, refer to "Cortex-M3 Technical Reference Manual."



Figure 6-2 Mode Transition Diagram

## 6.5 Operation mode

Two operation modes, NORMAL and SLOW, are available. The features of each mode are described in the following section.

### 6.5.1 NORMAL mode

This mode is to operate the CPU core and the peripheral hardware by using the high-speed clock.

It is shifted to the NORMAL mode after reset. The low-speed clock can also be used.

### 6.5.2 SLOW mode

This mode is to operate the CPU core and the peripheral hardware by using the low-speed clock with highspeed clock stopped. The SLOW mode reduces power consumption compared to the NORMAL mode.

This mode allows only the following peripheral functions to operate: I/O ports, real-time clock (RTC), CEC and remote control signal preprocessor (RMC).

- Note 1: **Be sure to stop peripheral functions except for the CPU, RTC, I/O ports, CEC and RMC before switching to the SLOW mode.**
- Note 2: **In the slow mode, be sure not to perform reset using the Application Interrupt and Reset Control Register <SYSRESETREQ> of the Cortex-M3 NVIC register.**

## 6.6 Low Power Consumption Modes

The TX03 has three low power consumption modes: IDLE, SLEEP and STOP. To shift to the low power consumption mode, specify the mode in the system control register CGSTBYCR<STBY[2:0]> and execute the WFI (Wait For Interrupt) instruction. In this case, execute reset or generate the interrupt to release the mode. Releasing by the interrupt requires settings in advance. See the chapter "Exceptions" for details.

- Note 1: **The TX03 does not offer any event for releasing the low power consumption mode. Transition to the low power consumption mode by executing the WFE (Wait For Event) instruction is prohibited.**
- Note 2: **The TX03 does not support the low power consumption mode configured with the SLEEPDEEP bit in the Cortex-M3 core. Setting the <SLEEPDEEP> bit of the system control register is prohibited.**

The features of each mode are described as follows.

### 6.6.1 IDLE mode

Only the CPU is stopped in this mode.

Each peripheral function has one bit in its control register for enabling or disabling operation in the IDLE mode.

When the IDLE mode is entered, peripheral functions for which operation in the IDLE mode is disabled stop operation and hold the state at that time.

The following peripheral functions can be enabled or disabled in the IDLE mode. For setting details, see the chapter on each peripheral function.

- 16-bit timer/event counter (TMRB)
- Serial channel (SIO/UART)
- Serial bus interface (I2C/SIO)
- ・ CEC
- ・ Remote control signal preprocessor (RMC)
- Analog Digital converter (ADC)
- Watch dog timer (WDT)

### 6.6.2 SLEEP mode

In the SLEEP mode, the internal low-speed oscillator, real time clock, CEC and RMC can be operated.

By releasing the SLEEP mode, the device returns to the preceding mode of the SLEEP mode and starts operation.

Note:**When PA1 (pin number 56) is configured as a debug function pin, it prevents the low power consumption mode from being fully effective. Configure PA1 to function as a general-purpose port if the debug function is not used.**

### 6.6.3 STOP mode

All the internal circuits including the internal oscillator are brought to a stop in the STOP mode.

By releasing the STOP mode, the device returns to the preceding mode of the STOP mode and starts operation.

The STOP mode enables to select the pin status by setting the CGSTBYCR<DRVE>.Table 6-5 shows the pin status in the STOP mode.

#### Note:**When PA1 (pin number 56) is configured as a debug function pin, it prevents the low power consumption mode from being fully effective. Configure PA1 to function as a general-purpose port when the debug function is not used.**

Table 6-5 Pin States in the STOP Mode

|              | Pin Name                                                                                                          | I/O         | $<$ DRVE $>$ = 0                                              | $<$ DRVE $>$ = 1     |  |
|--------------|-------------------------------------------------------------------------------------------------------------------|-------------|---------------------------------------------------------------|----------------------|--|
| Not<br>Ports | X1, XT1                                                                                                           | Input only  | $\times$                                                      | $\pmb{\times}$       |  |
|              | X2, XT2                                                                                                           | Output only | "High" level output.                                          | "High" level output. |  |
|              | RESET, NMI, MODE                                                                                                  | Input only  | o                                                             | o                    |  |
| Ports        | PA0, PB0                                                                                                          | Input       | $\times$                                                      | Depends on (PxIE[m]) |  |
|              | [When used as a debug pin (PxFRn <pxmfn>=1) and<br/>output is enabled (PxCR<pxmc>=1)] (Note)</pxmc></pxmfn>       | Output      | Enabled when data is valid.<br>Disabled when data is invalid. |                      |  |
|              | PF7, PG3, PJ0, PJ1, PJ2, PJ3, PJ6, PJ7                                                                            | Input       | o                                                             | o                    |  |
|              | [When used as an interrupt pin (PxFRn <pxmfn>=1)<br/>and input is enabled (PxIE<pxmie>=1)] (Note)</pxmie></pxmfn> | Output      | ×                                                             | Depends on (PxCR[m]) |  |
|              |                                                                                                                   | Input       | $\times$                                                      | Depends on (PxIE[m]) |  |
|              | other port pins                                                                                                   | Output      | $\times$                                                      | Depends on (PxCR[m]) |  |

ο : Input or output enabled.

× : Input or output disabled.

Note:**x: port number / m: corresponding bit / n: function register number**

### 6.6.4 Low power Consumption Mode Setting

The low power consumption mode is specified by the setting of the standby control register CGSTBYCR<STBY[2:0]>.

Table 6-6 shows the mode setting in the  $\langle \text{STBY}[2:0] \rangle$ .



IDLE 011

Table 6-6 Low power consumption mode setting

Note:**Do not set any value other than those shown above in <STBY[2:0]>.**

### 6.6.5 Operational Status in Each Mode

Table 6-7 show the operational status in each mode.

For I/O port, "o" and "x" indicate that input/output is enabled and disabled respectively.

For other functions, "o" and " $\times$ " indicate that clock is supplied and is not supplied respectively.

Table 6-7 Operational Status in Each Mode

| <b>Block</b>                              | <b>NORMAL</b>  | <b>SLOW</b>       | <b>IDLE</b>                               | <b>SLEEP</b>        | <b>STOP</b>    |
|-------------------------------------------|----------------|-------------------|-------------------------------------------|---------------------|----------------|
| Processor core                            | $\mathsf{o}$   | $\mathsf{o}\,$    | $\pmb{\times}$                            | $\pmb{\times}$      | $\pmb{\times}$ |
| I/O port                                  | $\mathsf{o}$   | $\mathsf{o}\,$    | $\mathsf{o}$                              | o                   | $*(Note 3)$    |
| <b>ADC</b>                                | $\mathsf{o}$   | $\times$ (Note 1) |                                           | ×                   | $\pmb{\times}$ |
| <b>SIO</b>                                | $\mathsf{o}$   | $\times$ (Note 1) | ON/OFF select-<br>able for each<br>module | ×                   | $\pmb{\times}$ |
| <b>SBI</b>                                | $\circ$        | $\times$ (Note 1) |                                           | ×                   | $\pmb{\times}$ |
| <b>TMRB</b>                               | $\mathsf{o}$   | $\times$ (Note 1) |                                           | ×                   | $\pmb{\times}$ |
| <b>WDT</b>                                | $\mathsf{o}\,$ | $\times$ (Note 1) |                                           | ×                   | $\pmb{\times}$ |
| CEC                                       | $\mathsf{o}$   | $\mathsf{o}$      | $\mathsf{o}$                              | $\mathsf{o}$        | $\pmb{\times}$ |
| <b>RMC</b>                                | $\mathsf{o}$   | $\mathsf{o}\,$    | $\mathsf{o}$                              | $\mathsf{o}$        | $\pmb{\times}$ |
| <b>RTC</b>                                | $\mathsf{o}$   | $\mathsf{o}\,$    | $\mathsf{o}$                              | $\mathsf{o}\xspace$ | $\pmb{\times}$ |
| CG                                        | $\mathsf{o}$   | $\mathsf{o}\,$    | $\mathsf{o}$                              | $\mathsf{o}$        | $\pmb{\times}$ |
| PLL                                       | $\mathsf{o}$   | $\pmb{\times}$    | $\mathsf{o}$                              | ×                   | $\pmb{\times}$ |
| High-speed oscilla-<br>tor(fc)            | $\mathsf{o}$   | $*(Note 2)$       | $\mathsf{o}$                              | ×                   | $\pmb{\times}$ |
| Low-speed oscillator<br>(f <sub>S</sub> ) | $\mathsf{o}$   | $\mathsf{o}\,$    | $\mathsf{o}$                              | $\mathsf{o}$        | $\pmb{\times}$ |

Note 1: **In the SLOW mode, the ADC, SIO, SBI, TMRB and WDT cannot be used and must be stopped.** Note 2: **The high-speed oscillator does not stop automatically and must be stopped by setting the**

**CGOSCCR<XEN> bit.**

Note 3: **The status depends on the CGSTBYCR<DRVE> bit.**
# 6.6.6 Releasing the Low Power Consumption Mode

The low power consumption mode can be released by an interrupt request, Non-Maskable Interrupt (NMI) or reset. The release source that can be used is determined by the low power consumption mode selected.

Details are shown in Table 6-8.





ο : Starts the interrupt handling after the mode is released. (The reset initializes the LSI)

× : Unavailable

- Note 1: **To release the low power consumption mode by using the level mode interrupt, keep the level until the interrupt handling is started. Changing the level before then will prevent the interrupt handling from starting properly.**
- Note 2: **For shifting to the low power consumption mode, set the CPU to prohibit all the interrupts other than the release source. If not, releasing may be executed by an unspecified interrupt.**

#### Release by interrupt request

To release the low power consumption mode by an interrupt, the CPU must be set in advance to detect the interrupt. In addition to the setting in the CPU, the clock generator must be set to detect the interrupt to be used to release the SLEEP and STOP modes.

Release by Non-Maskable Interrupt (NMI)

There are two kinds of NMI sources: WDT interrupt (INTWDT) and NMI pin. INTWDT can only be used in the IDLE mode. The NMI pin can be used to release all the lower power consumption modes.

Release by reset

Any low power consumption mode can be released by reset from the  $\overline{\text{RESET}}$  pin. After that, the mode switches to the NORMAL mode and all the registers are initialized as is the case with normal reset.

Note that returning to the STOP mode by reset does not induce the automatic warm-up. Keep the reset signal valid until the oscillator operation becomes stable.

Refer to "Interrupts" for details.

## 6.6.7 Warm-up

Mode transition may require the warm-up so that the internal oscillator provides stable oscillation.

In the mode transition from STOP to the NORMAL/ SLOW or from SLEEP to NORMAL, the warm-up counter is activated automatically. And then the system clock output is started after the elapse of configured warm-up time. It is necessary to select a oscillator to be used for warm-up in the CGOSCCR<WUPSEL> and to set a warmup time in the CGOSCCR<WUPT[2:0]> before executing the instruction to enter the STOP/ SLEEP mode.

#### Note:**In STOP/ SLEEP modes, the PLL is disabled. When returning from these modes, configure the warm-up time in consideration of the stability time of the PLL and the internal oscillator. It takes approximately 200μs for the PLL to be stabilized.**

In the transition from NORMAL to SLOW/ SLEEP, the warm-up is required so that the internal oscillator to stabilize if the low-speed clock is disabled. Enable the low-speed clock and then activate the warm-up by software.

In the transition from SLOW to NORMAL when the high-speed clock is disabled, enable the high-speed clock and then activate the warm-up.

Table 6-9 shows whether the warm-up setting of each mode transition is required or not.



#### Table 6-9 Warm-up setting in mode transition

- Note 1: **If the low-speed clock is disabled, enable the low-speed clock and then activate the warm-up by software.**
- Note 2: **If the high-speed clock is disabled, enable the high-speed clock and then activate the warm-up by software.**
- Note 3: **Returning to NORMAL mode by reset does not induce the automatic warm-up. Keep the reset signal valid until the oscillator operation becomes stable.**

## 6.6.8 Clock Operations in Mode Transition

The clock operations in mode transition are described in Chapter 6.6.8.1 to [6.6.8.4.](#page-75-0)

## 6.6.8.1 Transition of operation modes: NORMAL  $\rightarrow$  STOP  $\rightarrow$  NORMAL

When returning to the NORMAL mode from the STOP mode, the warm-up is activated automatically. It is necessary to set the warm-up time before entering the STOP mode.

Returning to the NORMAL mode by reset does not induce the automatic warm-up. Keep the reset signal asserted until the oscillator operation becomes stable.



## 6.6.8.2 Transition of operation modes: NORMAL  $→$  SLEEP  $→$  NORMAL

When returning to the NORMAL mode from the SLEEP mode, the warm-up is activated automatically. It is necessary to set the warm-up time before entering the SLEEP mode.

Returning to the NORMAL mode by reset does not induce the automatic warm-up. Keep the reset signal asserted until the oscillator operation becomes stable.



#### <span id="page-75-0"></span>6.6.8.3 Transition of operation modes:  $SLOW \rightarrow STOP \rightarrow SLOW$

The warm-up is activated automatically. It is necessary to set the warm-up time before entering the STOP mode.



6.6.8.4 Transition of operation modes:  $SLOW \rightarrow SLEEP \rightarrow SLOW$ 

The low-speed clock continues oscillation in the SLEEP mode. There is no need to make a warm-up setting.



# 7. Exceptions

This chapter describes features, types and handling of exceptions.

Exceptions have close relation to the CPU core. Refer to "Cortex-M3 Technical Reference Manual" if needed.

# 7.1 Overview

An exception causes the CPU to stop the currently executing process and handle another process.

There are two types of exceptions: those that are generated when some error condition occurs or when an instruction to generate an exception is executed; and those that are generated by hardware, such as an interrupt request signal from an external pin or peripheral function.

All exceptions are handled by the Nested Vectored Interrupt Controller (NVIC) in the CPU according to the respective priority levels. When an exception occurs, the CPU stores the current state to the stack and branches to the corresponding interrupt service routine (ISR). Upon completion of the ISR, the information stored to the stack is automatically restored.

# 7.1.1 Exception Types

The following types of exceptions exist in the Cortex-M3.

For detailed descriptions on each exception, refer to "Cortex-M3 Technical Reference Manual".

- ・ Reset
- Non-Maskable Interrupt (NMI)
- **Hard Fault**
- ・ Memory Management
- **Bus Fault**
- **Usage Fault**
- SVCall (Supervisor Call)
- Debug Monitor
- **PendSV**
- **SysTick**
- **External Interrupt**

## 7.1.2 Handling Flowchart



Each step is described later in this chapter.



## 7.1.2.1 Exception Request and Detection

## (1) Exception occurrence

Exception sources include instruction execution by the CPU, memory accesses, and interrupt requests from external interrupt pins or peripheral functions.

An exception occurs when the CPU executes an instruction that causes an exception or when an error condition occurs during instruction execution.

An exception also occurs by an instruction fetch from the Execute Never (XN) region or an access violation to the Fault region.

An interrupt request is generated from an external interrupt pin or peripheral function.For interrupts that are used for releasing a standby mode, relevant settings must be made in the clock generator.For details, refer to ["7.5 Interrupts".](#page-84-0)

#### (2) Exception detection

If multiple exceptions occur simultaneously, the CPU takes the exception with the highest priority.

Table 7-1 shows the priority of exceptions. "Configurable" means that you can assign a priority level to that exception. Memory Management, Bus Fault and Usage Fault exceptions can be enabled or disabled. If a disabled exception occurs, it is handled as Hard Fault.

Table 7-1 Exception Types and Priority

| No.      | <b>Exception type</b>     | Priority       | Description                                                                                                      |
|----------|---------------------------|----------------|------------------------------------------------------------------------------------------------------------------|
| 1        | Reset                     | $-3$ (highest) | Reset pin, WDT or SYSRETREQ                                                                                      |
| 2        | Non-Maskable Interrupt    | $-2$           | NMI pin or WDT                                                                                                   |
| 3        | <b>Hard Fault</b>         | $-1$           | Fault that cannot activate because a higher-priority fault is being handled<br>or it is disabled                 |
| 4        | Memory Management         | Configurable   | Exception from the Memory Protection Unit (MPU) (Note 1)<br>Instruction fetch from the Execute Never (XN) region |
| 5        | <b>Bus Fault</b>          | Configurable   | Access violation to the Hard Fault region of the memory map                                                      |
| 6        | Usage Fault               | Configurable   | Undefined instruction execution or other faults related to instruction ex-<br>ecution                            |
| $7 - 10$ | Reserved                  |                |                                                                                                                  |
| 11       | SVCall                    | Configurable   | System service call with SVC instruction                                                                         |
| 12       | Debug Monitor             | Configurable   | Debug monitor when the CPU is not faulting                                                                       |
| 13       | Reserved                  |                |                                                                                                                  |
| 14       | PendSV                    | Configurable   | Pendable system service request                                                                                  |
| 15       | SysTick                   | Configurable   | Notification from system timer                                                                                   |
| $16-$    | <b>External Interrupt</b> | Configurable   | External interrupt pin or peripheral function (Note 2)                                                           |

Note 1: **This product does not contain the MPU.**

Note 2: **External interrupts have different sources and numbers in each product. For details, see ["7.5.1.5](#page-86-0) [List of Interrupt Sources"](#page-86-0).**

#### (3) Priority setting

Priority levels

The external interrupt priority is set to the interrupt priority register and other exceptions are set to  $\leq$ PRI n> bit in the system handler priority register.

The configuration <PRI\_n> can be changed, and the number of bits required for setting the priority varies from 3 bits to 8 bits depending on products. Thus, the range of priority values you can specify is different depending on products.

In the case of 8-bit configuration, the priority can be configured in the range from 0 to 255. The highest priority is "0". If multiple elements with the same priority exist, the smaller the number, the higher the priority becomes.

#### Note: **<PRI\_n> bit is defined as a 3-bit configuration with this product.**

Priority grouping

The priority group can be split into groups. By setting the <PRIGROUP> of the application interrupt and reset control register, <PRI\_n> can be divided into the pre-emption priority and the sub priority.

A priority is compared with the pre-emption priority. If the priority is the same as the preemption priority, then it is compared with the sub priority. If the sub priority is the same as the priority, the smaller the exception number, the higher the priority.

The Table 7-2 shows the priority group setting. The pre-emption priority and the sub priority in the table are the number in the case that  $\leq PRI$  n> is defined as an 8-bit configuration.



## <span id="page-79-0"></span>Table 7-2 Priority grouping setting

Note:**If the configuration of <PRI\_n> is less than 8 bits, the lower bit is "0". For the example, in the case of 3-bit configuration, the priority is set as <PRI\_n[7:5]> and <PRI\_n[4:0]> is "00000".**

## 7.1.2.2 Exception Handling and Branch to the Interrupt Service Routine (Pre-emption)

When an exception occurs, the CPU suspends the currently executing process and branches to the interrupt service routine. This is called "pre-emption".

## (1) Stacking

When the CPU detects an exception, it pushes the contents of the following eight registers to the stack in the following order:

- Program Counter (PC)
- ・ Program Status Register (xPSR)
- $\cdot$  r0 r3
- r12
- ・ Link Register (LR)

The SP is decremented by eight words by the completion of the stack push.The following shows the state of the stack after the register contents have been pushed.



#### (2) Fetching an ISR

The CPU enables instruction to fetch the interrupt processing with data store to the register.

Prepare a vector table containing the top addresses of ISRs for each exception.After reset, the vector table is located at address 0x0000\_0000 in the Code area.By setting the Vector Table Offset Register, you can place the vector table at any address in the Code or SRAM space.

The vector table should also contain the initial value of the main stack.

#### (3) Late-arriving

If the CPU detects a higher priority exception before executing the ISR for a previous exception, the CPU handles the higher priority exception first. This is called "late-arriving".

A late-arriving exception causes the CPU to fetch a new vector address for branching to the corresponding ISR, but the CPU does not newly push the register contents to the stack.

#### (4) Vector table

The vector table is configured as shown below.

You must always set the first four words (stack top address, reset ISR address, NMI ISR address, and Hard Fault ISR address).Set ISR addresses for other exceptions if necessary.



#### <span id="page-81-0"></span>7.1.2.3 Executing an ISR

An ISR performs necessary processing for the corresponding exception. ISRs must be prepared by the user.

An ISR may need to include code for clearing the interrupt request so that the same interrupt will not occur again upon return to normal program execution.

For details about interrupt handling, see ["7.5 Interrupts"](#page-84-0).

If a higher priority exception occurs during ISR execution for the current exception, the CPU abandons the currently executing ISR and services the newly detected exception.

#### 7.1.2.4 Exception exit

#### (1) Execution after returning from an ISR

When returning from an ISR, the CPU takes one of the following actions:

・ Tail-chaining

If a pending exception exists and there are no stacked exceptions or the pending exception has higher priority than all stacked exceptions, the CPU returns to the ISR of the pending exception.

In this case, the CPU skips the pop of eight registers and push of eight registers when exiting one ISR and entering another. This is called "tail-chaining".

Returning to the last stacked ISR

If there are no pending exceptions or if the highest priority stacked exception is of higher priority than the highest priority pending exception, the CPU returns to the last stacked ISR.

Returning to the previous program

If there are no pending or stacked exceptions, the CPU returns to the previous program.

#### (2) Exception exit sequence

When returning from an ISR, the CPU performs the following operations:

・ Pop eight registers

Pops the eight registers (PC, xPSR, r0 to r3, r12 and LR) from the stack and adjust the SP.

・ Load current active interrupt number

Loads the current active interrupt number from the stacked xPSR. The CPU uses this to track which interrupt to return to.

Select SP

If returning to an exception (Handler Mode), SP is SP\_main. If returning to Thread Mode, SP can be SP\_main or SP\_process.

# 7.2 Reset Exceptions

Reset exceptions are generated from the following three sources.

Use the Reset Flag (CGRSTFLG) Register of the Clock Generator to identify the source of a reset.

・ External reset pin

A reset exception occurs when an external reset pin changes from "Low" to "High".

・ Reset exception by WDT

The watchdog timer (WDT) has a reset generating feature. For details, see the chapter on the WDT.

・ Reset exception by SYSRESETREQ

A reset can be generated by setting the SYSRESETREQ bit in the NVIC's Application Interrupt and Reset Control Register.

Note:**Do not reset with <SYSRESETREQ> in SLOW mode.**

# 7.3 Non-Maskable Interrupts (NMI)

Non-maskable interrupts are generated from the following two sources.

Use the NMI Flag (CGNMIFLG) Register of the clock generator to identify the source of a non-maskable interrupt.

 $\cdot$  External  $\overline{\text{NMI}}$  pin

A non-maskable interrupt is generated when an external  $\overline{\text{NMI}}$  pin changes from "High" to "Low".

・ Non-maskable interrupt by WDT

The watchdog timer (WDT) has a non-maskable interrupt generating feature. For details, see the chapter on the WDT.

# 7.4 SysTick

SysTick provides interrupt features using the CPU's system timer.

When you set a value in the SysTick Reload Value Register and enable the SysTick features in the SysTick Control and Status Register, the counter loads with the value set in the Reload Value Register and begins counting down.When the counter reaches "0", a SysTick exception occurs.You may be pending exceptions and use a flag to know when the timer reaches "0".

The SysTick Calibration Value Register holds a reload value for counting 10 ms with the system timer. The count clock frequency varies with each product, and so the value set in the SysTick Calibration Value Register also varies with each product.

Note:**In this product, the system timer counts based on a clock obtained by dividing the clock input from the X1 pin by 32.The SysTick Calibration Value Register is set to 0x9C4, which provides 10 ms timing when the clock input from X1 is 8 MHz.**

# <span id="page-84-0"></span>7.5 Interrupts

This chapter describes routes, sources and required settings of interrupts.

The CPU is notified of interrupt requests by the interrupt signal from each interrupt source.

It sets priority on interrupts and handles an interrupt request with the highest priority.

Interrupt requests for clearing a standby mode are notified to the CPU via the clock generator. Therefore, appropriate settings must be made in the clock generator.

## 7.5.1 Interrupt Sources

#### 7.5.1.1 Interrupt Route

Figure 7-1 shows an interrupt request route.

The interrupts issued by the peripheral function that is not used to release standby are directly input to the CPU (route1).

The peripheral function interrupts used to release standby (route 2) and interrupts from the external interrupt pin (route 3) are input to the clock generator and are input to the CPU through the logic for releasing standby (route 4 and 5).

If interrupts from the external interrupt pins are not used to release standby, they are directly input to the CPU, not through the logic for standby release (route 6).





## <span id="page-85-0"></span>7.5.1.2 Generation

An interrupt request is generated from an external pin or peripheral function assigned as an interrupt source or by setting the NVIC's Interrupt Set-Pending Register.

・ From external pin

Set the port control register so that the external pin can perform as an interrupt function pin.

From peripheral function

Set the peripheral function to make it possible to output interrupt requests.

See the chapter of each peripheral function for details.

By setting Interrupt Set-Pending Register (forced pending)

An interrupt request can be generated by setting the relevant bit of the Interrupt Set-Pending Register.

## 7.5.1.3 Transmission

An interrupt signal from an external pin or peripheral function is directly sent to the CPU unless it is used to exit a standby mode.

Interrupt requests from interrupt sources that can be used for clearing a standby mode are transmitted to the CPU via the clock generator. For these interrupt sources, appropriate settings must be made in the clock generator in advance. External interrupt sources not used for exiting a standby mode can be used without setting the clock generator.

## 7.5.1.4 Precautions when using external interrupt pins

If you use external interrupts, be aware the followings not to generate unexpected interrupts.

If input disabled (PxIE<PxmIE>="0"), inputs from external interrupt pins are "High". Also, if external interrupts are not used as a trigger to release standby (route 6 of ["Figure 7-1 Interrupt Route"](#page-84-0)), input signals from the external interrupt pins are directly sent to the CPU. Since the CPU recognizes "High" input as an interrupt, interrupts occur if corresponding interrupts are enabled by the CPU as inputs are being disabled.

To use the external interrupt without setting it as a standby trigger, set the interrupt pin input as "Low" and enable it. Then, enable interrupts on the CPU.

## <span id="page-86-0"></span>7.5.1.5 List of Interrupt Sources

Table 7-3 shows the list of interrupt sources.

# Table 7-3 List of Interrupt Sources



7.5 Interrupts



## Table 7-3 List of Interrupt Sources

## 7.5.1.6 Active level

The active level indicates which change in signal of an interrupt source triggers an interrupt. The CPU recognizes interrupt signals in "High" level as interrupt. Interrupt signals directly sent from peripheral functions to the CPU are configured to output "High" to indicate an interrupt request.

Active level is set to the clock generator for interrupts which can be a trigger to release standby. Interrupt requests from peripheral functions are set as rising-edge or falling-edge triggered. Interrupt requests from interrupt pins can be set as level-sensitive ("High" or "Low") or edge-triggered (rising or falling).

If an interrupt source is used for clearing a standby mode, setting the relevant clock generator register is also required. Enable the CGIMCGx<INTxEN> bit and specify the active level in the CGIMCGx<EMCGx> bits. You must set the active level for interrupt requests from each peripheral function as shown in [Table](#page-86-0) [7-3.](#page-86-0)

An interrupt request detected by the clock generator is notified to the CPU with a signal in "High" level.

Note:**For the CEC reception/transmission, remote control signal reception and real time clock interrupts, set the <INTxEN> bit to "1" and specify the active level, even when they are not used for clearing a standby mode.**

# TOSHIBA

# 7.5.2 Interrupt Handling

## 7.5.2.1 Flowchart

The following shows how an interrupt is handled.

In the following descriptions, indicates hardware handling. indicates software handling.



<span id="page-89-0"></span>

#### 7.5.2.2 Preparation

When preparing for an interrupt, you need to pay attention to the order of configuration to avoid any unexpected interrupt on the way.

Initiating an interrupt or changing its configuration must be implemented in the following order basically. Disable the interrupt by the CPU. Configure from the farthest route from the CPU. Then enable the interrupt by the CPU.

To configure the clock generator, you must follow the order indicated here not to cause any unexpected interrupt. First, configure the precondition. Secondly, clear the data related to the interrupt in the clock generator and then enable the interrupt.

The following sections are listed in the order of interrupt handling and describe how to configure them.

- 1. Disabling interrupt by CPU
- 2. CPU registers setting
- 3. Preconfiguration (1) (Interrupt from external pin)
- 4. Preconfiguration (2) (Interrupt from peripheral function)
- 5. Preconfiguration (3) (Interrupt Set-Pending Register)
- 6. Configuring the clock generator
- 7. Enabling interrupt by CPU

#### (1) Disabling interrupt by CPU

To make the CPU for not accepting any interrupt, write "1" to the corresponding bit of the PRIMASK Register. All interrupts and exceptions other than non-maskable interrupts and hard faults can be masked.

Use "MSR" instruction to set this register.



Note 1: PRIMASK register cannot be modified by the user access level.

Note 2: **If a fault causes when "1" is set to the PRIMASK register, it is treated as a hard fault.**

#### (2) CPU registers setting

You can assign a priority level by writing to  $\leq PRI$  n> field in an Interrupt Priority Register of the NVIC register.

Each interrupt source is provided with eight bits for assigning a priority level from 0 to 255, but the number of bits actually used varies with each product.Priority level 0 is the highest priority level.If multiple sources have the same priority, the smallest-numbered interrupt source has the highest priority.

You can assign grouping priority by using the PRIGROUP field in the Application Interrupt and Reset Control Register.



Note:**"n" indicates the corresponding exceptions/interrupts.**

**This product uses three bits for assigning a priority level.**

#### (3) Preconfiguration (1) (Interrupt from external pin)

Set "1" to the port function register of the corresponding pin. Setting PxFRn[m] allows the pin to be used as the function pin. Setting PxIE[m] allows the pin to be used as the input port.



Note:**x: port number / m: corresponding bit / n: function register number**

**In modes other than STOP mode, setting PxIE to enable input enables the corresponding interrupt input regardless of the PxFR setting. Be careful not to enable interrupts that are not used. Also, be aware of the description of ["7.5.1.4 Precautions when using external](#page-85-0) [interrupt pins".](#page-85-0)**

#### (4) Preconfiguration (2) (Interrupt from peripheral function)

The setting varies depending on the peripheral function to be used. See the chapter of each peripheral function for details.

#### (5) Preconfiguration (3) (Interrupt Set-Pending Register)

To generate an interrupt by using the Interrupt Set-Pending Register, set "1" to the corresponding bit of this register.



Note:**m: corresponding bit**

(6) Configuring the clock generator

For an interrupt source to be used for exiting a standby mode, you need to set the active level and enable interrupts in the CGIMCG register of the clock generator. The CGIMCG register is capable of configuring each source.

<span id="page-91-0"></span>Before enabling an interrupt, clear the corresponding interrupt request already held. This can avoid unexpected interrupt.To clear corresponding interrupt request, write a value corresponding to the interrupt to be used to the CGICRCG register.See ["7.6.3.5 CGICRCG\(CG Interrupt Request Clear](#page-119-0) [Register\)"](#page-119-0) for each value.

Interrupt requests from external pins can be used without setting the clock generator if they are not used for exiting a standby mode. However, an "High" pulse or "High"-level signal must be input so that the CPU can detect it as an interrupt request. Also, be aware of the description o[f"7.5.1.4 Precautions](#page-85-0) [when using external interrupt pins".](#page-85-0)



Note:**n: register number / m: number assigned to interrupt source**

## (7) Enabling interrupt by CPU

Enable the interrupt by the CPU as shown below.

Clear the suspended interrupt in the Interrupt Clear-Pending Register. Enable the intended interrupt with the Interrupt Set-Enable Register. Each bit of the register is assigned to a single interrupt source.

Writing "1" to the corresponding bit of the Interrupt Clear-Pending Register clears the suspended interrupt. Writing "1" to the corresponding bit of the Interrupt Set-Enable Register enables the intended interrupt.

To generate interrupts in the Interrupt Set-Pending Register setting, factors to trigger interrupts are lost if pending interrupts are cleared. Thus, this operation is not necessary.

At the end, PRIMASK register is zero cleared.



Note 1: **m : corresponding bit**

Note 2: **PRIMASK register cannot be modified by the user access level.**

#### 7.5.2.3 Detection by Clock Generator

If an interrupt source is used for exiting a standby mode, an interrupt request is detected according to the active level specified in the clock generator, and is notified to the CPU.

An edge-triggered interrupt request, once detected, is held in the clock generator. A level-sensitive interrupt request must be held at the active level until it is detected, otherwise the interrupt request will cease to exist when the signal level changes from active to inactive.

When the clock generator detects an interrupt request, it keeps sending the interrupt signal in "High" level to the CPU until the interrupt request is cleared in the CG Interrupt Request Clear (CGICRCG) Register. If a standby mode is exited without clearing the interrupt request, the same interrupt will be detected again when normal operation is resumed. Be sure to clear each interrupt request in the ISR.

## <span id="page-92-0"></span>7.5.2.4 Detection by CPU

The CPU detects an interrupt request with the highest priority.

#### 7.5.2.5 CPU processing

On detecting an interrupt, the CPU pushes the contents of PC, PSR, r0-r3, r12 and LR to the stack then enter the ISR.

#### 7.5.2.6 Interrupt Service Routine (ISR)

An ISR requires specific programming according to the application to be used. This section describes what is recommended at the service routine programming and how the source is cleared.

#### (1) Pushing during ISR

An ISR normally pushes register contents to the stack and handles an interrupt as required. The Cortex-M3 core automatically pushes the contents of PC, PSR, r0-r3, r12 and LR to the stack. No extra programming is required for them.

Push the contents of other registers if needed.

Interrupt requests with higher priority and exceptions such as NMI are accepted even when an ISR is being executed. We recommend you to push the contents of general-purpose registers that might be rewritten.

#### (2) Clearing an interrupt source

If an interrupt source is used for clearing a standby mode, each interrupt request must be cleared with the CG Interrupt Request Clear (CGICRCG) Register.

If an interrupt source is set as level-sensitive, an interrupt request continues to exist until it is cleared at its source. Therefore, the interrupt source must be cleared. Clearing the interrupt source automatically clears the interrupt request signal from the clock generator.

If an interrupt is set as edge-sensitive, clear an interrupt request by setting the corresponding value in the CGICRCG register. When an active edge occurs again, a new interrupt request will be detected.

# 7.6 Exception/Interrupt-Related Registers

The CPU's NVIC registers and clock generator registers described in this chapter are shown below with their respective addresses.

# 7.6.1 Register List





Note:**Access to the "Reserved" areas is prohibited.**

# 7.6.2 NVIC Registers

# 7.6.2.1 SysTick Control and Status Register







## 7.6.2.2 SysTick Reload Value Register



Note:**In this product, the system timer counts based on a clock obtained by dividing the clock input from the X1 pin by 32.**

# 7.6.2.3 SysTick Current Value Register







## 7.6.2.4 SysTick Calibration Value Register



Note:**In this product, the system timer counts based on a clock obtained by dividing the clock input from the X1 pin by 32.The SysTick Calibration Value Register is set to a value that provides 10 ms timing when the cock input from X1 is 8 MHz.**



# 7.6.2.5 Interrupt Set-Enable Register 1





# 7.6.2.6 Interrupt Set-Enable Register 2





# 7.6.2.7 Interrupt Clear-Enable Register 1





# 7.6.2.8 Interrupt Clear-Enable Register 2





# 7.6.2.9 Interrupt Set-Pending Register 1





# 7.6.2.10 Interrupt Set-Pending Register 2





# 7.6.2.11 Interrupt Clear-Pending Register 1





# 7.6.2.12 Interrupt Clear-Pending Register 2



## 7.6.2.13 Interrupt Priority Register

Each interrupt is provided with eight bits of an Interrupt Priority Register.

The following shows the addresses of the Interrupt Priority Registers corresponding to interrupt numbers.



The number of bits to be used for assigning a priority varies with each product. This product uses three bits for assigning a priority.

The following shows the fields of the Interrupt Priority Registers for interrupt numbers 0 to 3. The Interrupt Priority Registers for all other interrupt numbers have the identical fields. Unused bits return "0" when read, and writing to unused bits has no effect.







# 7.6.2.14 Vector Table Offset Register




### 7.6.2.15 Application Interrupt and Reset Control Register



Note 1: **Little-endian is the default memory format for this product.**

Note 2: **When SYSRESETREQ is output, warm reset is performed on this product. <SYSRESETREQ> is cleared by warm reset.**

#### 7.6.2.16 System Handler Priority Register

Each exception is provided with eight bits of a System Handler Priority Register.

The following shows the addresses of the System Handler Priority Registers corresponding to each exception.



The number of bits to be used for assigning a priority varies with each product. This product uses three bits for assigning a priority.

The following shows the fields of the System Handler Priority Registers for Memory Management, Bus Fault and Usage Fault. Unused bits return "0" when read, and writing to unused bits has no effect.







### 7.6.2.17 System Handler Control and State Register





Note:**You must clear or set the active bits with extreme caution because clearing and setting these bits does not repair stack contents.**

# 7.6.3 Clock generator registers

### 7.6.3.1 CGIMCGA(CG Interrupt Mode Control Register A)







Note 1: **<EMSTx> is effective only when <EMCGx[2:0]> is set to "100" for both rising and falling edge. The active level used for the reset of standby can be checked by referring <EMSTx>. If interrupts are cleared with the CGICRCG register, <EMSTx> is also cleared.**

Note 2: Please specify the bit for the edge first and then specify the bit for the <INTxEN>. Setting them simultaneously is prohibited.



### 7.6.3.2 CGIMCGB(CG Interrupt Mode Control Register B)





Note 1: **<EMSTx> is effective only when <EMCGx[2:0]> is set to "100" for both rising and falling edge. The active level used for the reset of standby can be checked by referring <EMSTx>. If interrupts are cleared with the CGICRCG register, <EMSTx> is also cleared.**

Note 2: Please specify the bit for the edge first and then specify the bit for the <INTxEN>. Setting them simultaneously is prohibited.



### 7.6.3.3 CGIMCGC(CG Interrupt Mode Control Register C)





Note 1: <EMSTx> is effective only when <EMCGx[2:0]> is set to "100" for both rising and falling edge. The active level used for the reset of standby can be checked by referring <EMSTx>. If interrupts are cleared with the CGICRCG register, <EMSTx> is also cleared.

Note 2: Please specify the bit for the edge first and then specify the bit for the <INTxEN>. Setting them simultaneously is prohibited.



#### 7.6.3.4 CGIMCGD(CG Interrupt Mode Control Register D)



Note 1: **<EMSTx> is effective only when <EMCGx[2:0]> is set to "100" for both rising and falling edge. The active level used for the reset of standby can be checked by referring <EMSTx>. If interrupts are cleared with the CGICRCG register, <EMSTx> is also cleared.**

Note 2: **Please specify the bit for the edge first and then specify the bit for the <INTxEN>. Setting them simultaneously is prohibited.**









### 7.6.3.6 CGNMIFLG(NMI Flag Register)



Note:**<NMIFLG> are cleared to "0" when they are read.**



### 7.6.3.7 CGRSTFLG (Reset Flag Register)



Note 1: **This flag indicates a reset generated by the SYSRESETREQ bit of the Application Interrupt and Reset Control Register of the CPU's NVIC.**

Note 2: **This register is not cleared automatically. Write "0" to clear the register.**

# 8. Input/Output Ports

## 8.1 Port Functions

### 8.1.1 Function Lists

TMPM330FDFG/FYFG/FWFG has 78 ports. Besides the ports function, these ports can be used as I/O pins for peripheral functions.

Table 8-1, [Table 8-2](#page-123-0) and [Table 8-3](#page-124-0) show the port function table.



### Table 8-1 Port Function List (Port A-Port C)

ο : Exist

- : Not exist

Note:The noise elimination width of the noise filter is approximately 30 ns under typical conditions.

ı

#### <span id="page-123-0"></span>8.1 Port Functions

Г



### Table 8-2 Port Function List (Port D-Port G)

ο : Exist

- : Not exist

Note:The noise elimination width of the noise filter is approximately 30 ns under typical conditions.

# <span id="page-124-0"></span>**TOSHIBA**



### Table 8-3 Port Function List (Port H-Port K)

ο : Exist

- : Not exist

Note 1: N-ch open drain port.

Note 2: The noise elimination width of the noise filter is approximately 30 ns under typical conditions.

### 8.1.2 Port Registers Outline

The following registers need to be configured to use ports.

・ PxDATA: Port x data register

To read/ write port data.

- ・ PxCR: Port x output control register To control output. PxIE needs to be configured to control input.
- ・ PxFRn: Port x function register n

To set functions. An assigned function can be activated by setting "1".

・ PxOD: Port x open drain control register

To control the programmable open drain.

Programmable open drain is function to be materialized pseudo-open-drain by setting the PxOD. When PxOD is set "1", output buffer is disabled and pseudo-open-drain is materialized.

- ・ PxPUP: Port x pull-up control register To control program pull ups.
- ・ PxPDN: Port x pull-down control register To control programmable pull downs.
- ・ PxIE: Port x input control register

To control inputs.

For avoided through current, default setting prohibits inputs.

### 8.1.3 Port States in STOP Mode

Input and output in STOP mode are enabled/disabled by the CGSTBYCR<DRVE> bit.

If PxIE or PxCR is enabled with <DRVE>=1, input or output is enabled respectively in STOP mode.If <DRVE>=0, both input and output are disabled in STOP mode except for some ports even if PxIE or PxCR are enabled.

Table 8-4 shows the pin conditions in STOP mode.

#### Table 8-4 Port conditions in STOP mode



ο :Input or output enabled

× :Input or output disabled

Note:"x" indicates a port number, "m" a corresponding bit and "n" a function register number.

### 8.1.4 Precautions for Mode Transition between STOP and SLEEP

If PA1 is configured as a debug function pin of TCK/SWCLK, it prevents the low power consumption mode from being fully effective.

Configure PA1 to function as a general-purpose port if the debug function is not used.

This chapter describes the port registers detail.

This chapter describes only "circuit type" reading circuit configuration.For detailed circuit diagram, refer to ["8.3](#page-174-0) [Block Diagrams of Ports".](#page-174-0)

### 8.2.1 Port A (PA0 to PA7)

The port A is a general-purpose, 8-bit input/output port. For this port, inputs and outputs can be specified in units of bits. Besides the general-purpose input/output function, the port A performs the debug interface and the debug trace output.

PA0 and PA1 are assigned as the debug interface after reset. PA0 is initialized as the TMS/SWDIO pin with input, output and pull-up enabled. PA1 is initialized as the TCK/SWCLK pin with input and pull-down enabled. Pins from PA2 to PA7 operate as general-purpose-ports, and input, output and pull-up are disabled.

- Note 1: If PA0 is configured as the TMS/SWDIO pin, output is enabled even in STOP mode regardless of the CGSTBYCR<DRVE> bit setting
- Note 2: If PA1 is configured as the TCK/SWCLK pin, it prevents the low power consumption mode from being fully effective. Configure PA1 to function as a general-purpose port if the TCK/SWCLK is not used.

#### 8.2.1.1 Port A Circuit Type



#### 8.2.1.2 Port A register





### 8.2.1.3 PADATA (Port A data register)



### 8.2.1.4 PACR (Port A output control register)







### 8.2.1.5 PAFR1 (Port A function register 1)





### 8.2.1.6 PAPUP (Port A pull-up control register)



### 8.2.1.7 PAPDN (Port A pull-down control register)







### 8.2.1.8 PAIE (Port A input control register)



### 8.2.2 Port B (PB0 to PB7)

The port B is a general-purpose, 8-bit input/output port. For this port, inputs and outputs can be specified in units of bits. Besides the general-purpose input/output function, the port B performs the debug interface.

Reset configures PB0, PB1 and PB2 as debug interface.PB0 is initialized as the TDO/SWV pin with output enabled. PB1 is initialized as the TDI pin with input and pull-up enabled. PB2 is initialized as the TRST pin with input and pull-up enabled.PB3 to PB7 are initialized as general-purpose ports with input, output and pull-up disabled.

Note:If PB0 is configured as the TDO/SWV pin, output is enabled even in STOP mode regardless of the CGSTBYCR<DRVE> bit setting.

#### 8.2.2.1 Port B Circuit Type



#### 8.2.2.2 Port B Register

Base Address = 0x4000\_0040





### 8.2.2.3 PBDATA (Port B data register)



### 8.2.2.4 PBCR (Port B output control register)







### 8.2.2.5 PBFR1 (Port B function register 1)





### 8.2.2.6 PBPUP (Port B pull-up control register)



### 8.2.2.7 PBIE (Port B input control register)





### 8.2.3 Port C (PC0 to PC3)

The port C is a 4-bit input port. Besides the general-purpose input function, the port C functions as analog input pins of the AD converter.

Reset initializes all bits of the port C as general-purpose input ports with input and pull-up disabled.

To use the Port C as an analog input of the AD converter, disable input on PCIE and disable pull-up on PCPUP.

Note:Unless you use all the bits of port C and port D as analog input pins, conversion accuracy may be reduced. Be sure to verify that this causes no problem on your system.

#### 8.2.3.1 Port C Circuit Type



#### 8.2.3.2 Port C Register

Base Address = 0x4000\_0080





### 8.2.3.3 PCDATA (Port C data register)



### 8.2.3.4 PCPUP (Port C pull-up control register)







### 8.2.3.5 PCIE (Port C input control register)



### 8.2.4 Port D (PD0 to PD7)

The port D is an 8-bit input port. Besides the general-purpose input function, the port D receives an analog input of the AD converter and a 16-bit timer input.

Reset initializes all bits of the port D as general-purpose input ports with input and pull-up disabled.

Set the PDFR1 and PDIE when you use the port D as input pins of the 16-bit timer.

To use the Port D as an analog input of the AD converter, disable input on PDIE and disable pull-up on PDPUP.

Note:Unless you use all the bits of port C and port D as analog input pins, conversion accuracy may be reduced. Be sure to verify that this causes no problem on your system.

#### 8.2.4.1 Port D Circuit Type



#### 8.2.4.2 Port D Register

Base Address = 0x4000\_00C0





### 8.2.4.3 PDDATA (Port D data register)



### 8.2.4.4 PDFR1 (Port D function register 1)







### 8.2.4.5 PDPUP (Port D pull-up control register)



### 8.2.4.6 PDIE (Port D input control register)





### 8.2.5 Port E (PE0 to PE6)

The port E is a general-purpose, 7-bit input/output port. For this port, inputs and outputs can be specified in units of bits.

Besides the general-purpose port function, the port E performs the serial interface function and the remote control signal preprocessor input function.

Reset initializes all bits of the port E as general-purpose ports with input, output and pull-up disabled.

The port E has two types of function register. If you use the port E as a general-purpose port, set "0" to the corresponding bit of the two registers. If you use the port E as other than a general-purpose port, set "1" to the corresponding bit of the function register. Do not set "1" to the both function registers at the same time.

#### 8.2.5.1 Port E Circuit Type



#### 8.2.5.2 Port E Register





### 8.2.5.3 PEDATA (Port E data register)



### 8.2.5.4 PECR (Port E output control register)






### 8.2.5.5 PEFR1(Port E function register 1)





### 8.2.5.6 PEFR2(Port E function register 2)



## 8.2.5.7 PEOD (Port E open drain control register)







### 8.2.5.8 PEPUP (Port E pull-up control register)



### 8.2.5.9 PEIE (Port E input control register)





### 8.2.6 Port F (PF0 to PF7)

The port F is a general-purpose, 8-bit input/output port. For this port, inputs and outputs can be specified in units of bits. Besides the general-purpose port function, the port F performs the functions of the serial interface, the remote control signal preprocessor, the serial bus interface and the external interrupt input.

Reset initializes all bits of the port F as general-purpose ports with input, output and pull-up disabled.

The port F has two types of function register. If you use the port F as a general-purpose port, set "0" to the corresponding bit of the two registers. If you use the port F as other than a general-purpose port, set "1" to the corresponding bit of the function register. Do not set "1" to the both function registers at the same time.

To use the external interrupt input for releasing STOP mode, select this function in the PFFR1 and enable input in the PFIE register.

These settings enable the interrupt input even if the CGSTBYCR<DRVE> bit in the clock/mode control block is set to stop driving of pins during STOP mode.

Note:In modes other than STOP mode, interrupt input is enabled regardless of the PFFR register setting if input is enabled in PxIE. Make sure to disable unused interrupts when programming the device.

#### 8.2.6.1 Port F Circuit Type



#### 8.2.6.2 Port F Register





### 8.2.6.3 PFDATA (Port F data register)



### 8.2.6.4 PFCR (Port F output control register)







### 8.2.6.5 PFFR1(Port F function register 1)





### 8.2.6.6 PFFR2(Port F function register 2)



### 8.2.6.7 PFOD (Port F open drain control register)







### 8.2.6.8 PFPUP (Port F pull-up control register)



### 8.2.6.9 PFIE (Port F input control register)





### 8.2.7 Port G (PG0 to PG7)

The port G is a general-purpose, 8-bit input/output port. For this port, inputs and outputs can be specified in units of bits.

Besides the general-purpose port function, the port G performs the functions of the serial bus interface, the external interrupt input, and the 16-bit timer output.

Reset initializes all bits of the port G as general-purpose ports with input, output and pull-up disabled.

To use the external interrupt input for releasing STOP mode, select function in the PGFR register and enable input in the PGIE register.

These settings enable the interrupt input even if the CGSTBYCR<DRVE> bit in the clock/mode control block is set to stop driving of pins during STOP mode.

Note:In modes other than STOP mode, interrupt input is enabled regardless of the PGFR register setting if input is enabled in PGIE. Make sure to disable unused interrupts when programming the device.

#### 8.2.7.1 Port G Circuit Type



#### 8.2.7.2 Port G Register



Note:Access to the "reserved" areas is prohibited.



### 8.2.7.3 PGDATA (Port G data register)



### 8.2.7.4 PGCR (Port G output control register)







### 8.2.7.5 PGFR1(Port G function register 1)





### 8.2.7.6 PGOD (Port G open drain control register)



### 8.2.7.7 PGPUP (Port G pull-up control register)







### 8.2.7.8 PGIE (Port G input control register)



### 8.2.8 Port H (PH0 to PH7)

The port H is a general-purpose, 8-bit input/output port. For this port, inputs and outputs can be specified in units of bits. Besides the general-purpose port function, the port H performs the functions of the 16-bit timer input and the operation mode setting.

While a reset signal is in "Low" state, the [PH0/BOOT] input and pull-up are enabled. At the rising edge of the reset signal, if 「PH0」 is "High", the device enters single mode and boots from the on-chip flash memory. If 「PH0」 is "Low", the device enters single BOOT mode and boots from the internal BOOT program.For details of single boot mode, refer to "Flash Memory Operation".

Reset initializes PH0 to PH7 bits of the port H as general-purpose ports with input and output disabled.Pullup is enabled for PH0 and disabled for PH1 to PH7.

#### 8.2.8.1 Port H Circuit Type



#### 8.2.8.2 Port H Register



Note:Access to the "reserved" areas is prohibited.



### 8.2.8.3 PHDATA (Port H data register)



### 8.2.8.4 PHCR (Port H output control register)







### 8.2.8.5 PHFR1(Port H function register 1)





### 8.2.8.6 PHPUP (Port H pull-up control register)



### 8.2.8.7 PHIE (Port H input control register)





### 8.2.9 Port I (PI0 to PI7)

The port I is a general-purpose, 8-bit input/output port. For this port, inputs and outputs can be specified in units of bits. Besides the general-purpose port function, the port I performs the 16-bit timer input/output function.

Reset initializes all bits of the port I as general-purpose ports with input, output and pull-up disabled.

#### 8.2.9.1 Port I Circuit Type



#### 8.2.9.2 Port I Register



Note:Access to the "reserved" areas is prohibited.



### 8.2.9.3 PIDATA(Port I data register)



### 8.2.9.4 PICR (Port I output control register)







### 8.2.9.5 PIFR1(Port I function register 1)





### 8.2.9.6 PIPUP (Port I pull-up control register)



### 8.2.9.7 PIIE (Port I input control register)





### 8.2.10 Port J (PJ0 to PJ7)

The port J is a general-purpose, 8-bit input/output port. For this port, inputs and outputs can be specified in units of bits. Besides the general-purpose port function, the port J performs the functions of the 16-bit timer output and the external interrupt input.

Reset initializes all bits of the port J as to perform as the general-purpose ports with input, output and pull-up disabled.

To use the external interrupt input for releasing STOP mode, select this function in the PJFR1 register and enable input in the PJIE register.

These settings enable the interrupt input even if the CGSTBYCR<DRVE> bit in the clock/mode control block is set to stop driving of pins during STOP mode.

Note:In modes other than STOP mode, interrupt input is enabled regardless of the PJFR register setting if input is enabled in PJIE. Make sure to disable unused interrupts when programming the device.

#### 8.2.10.1 Port J Circuit Type



#### 8.2.10.2 Port J Register

Base Address = 0x4000\_0240 Register name Address (Base+) Port J data register and the public of the PJDATA 0x0000 of the public of the publ Port J output control register  $\vert$  PJCR  $\vert$  0x0004 Port J function register 1 and 1 pdf and 1 and 2 pdf and 2 pJFR1 and 2 0x0008 Reserved experiments and the contract of the c Port J pull-up control register  $\vert$  PJPUP control register PJPUP cx002C Port J input control register **PJIE** PJIE 2x0038

Note:Access to the "reserved" areas is prohibited.



### 8.2.10.3 PJDATA (Port J data register)



### 8.2.10.4 PJCR (Port J output control register)







### 8.2.10.5 PJFR1(Port J function register 1)





### 8.2.10.6 PJPUP (Port J pull-up control register)



### 8.2.10.7 PJIE (Port J input control register)





### 8.2.11 Port K (PK0 to PK2)

The port K is a general-purpose, 3-bit input/output port. For this port, inputs and outputs can be specified in units of bits.

Besides the general-purpose port function, the port K performs the functions of the 16-bit timer output, the CEC input, the clock output and the alarm output.

Reset initializes all bits of the port K as general-purpose ports with input, output and pull-up disabled.

Note:PK0 is an N-ch open drain port.

#### 8.2.11.1 Port K Circuit Type



### 8.2.11.2 Port K Register

Base Address =  $0x4000$  0280





### 8.2.11.3 PKDATA(Port K data register)



### 8.2.11.4 PKCR (Port K output control register)







### 8.2.11.5 PKFR1(Port K function register 1)





### 8.2.11.6 PKFR2(Port K function register 2)



## 8.2.11.7 PKPUP (Port K pull-up control register)







### 8.2.11.8 PKIE (Port K input control register)



# 8.3 Block Diagrams of Ports

### 8.3.1 Port Types

The ports are classified as shown below. Please refer to the following pages for the block diagrams of each port type.

Dot lines in the figure indicate the part of the equivalent circuit described in the "Block diagrams of ports".





int: Interrupt input

−: Not exist

ο: Exist

R: Forced disable during reset.

NoR: Unaffected by reset.

## 8.3.2 Type T1



Figure 8-1 Port Type T1

## 8.3.3 Type T2



Figure 8-2 Port type T2

## 8.3.4 Type T3



Figure 8-3 Port Type T3

## 8.3.5 Type T4



Figure 8-4 Port Type T4

## 8.3.6 Type5 T5



Figure 8-5 Port Type T5
### 8.3.7 Type T6



Figure 8-6 Port Type T6

### 8.3.8 Type T7



Figure 8-7 Port Type T7

### 8.3.9 Type T8



Figure 8-8 Port Type T8

### 8.3.10 Type T9



Figure 8-9 Port Type T9

### 8.3.11 Type T10





### 8.3.12 Type T11





### 8.3.13 Type T12



Figure 8-12 Port Type T12

### 8.3.14 Type T13



Figure 8-13 Port Type T13

### 8.3.15 Type T14



Figure 8-14 Port Type T14

### 8.3.16 Type T15



Figure 8-15 Port Type T15

### 8.3.17 Type T16



Figure 8-16 Port Type T16

### 8.3.18 Type T17



Figure 8-17 Port Type T17

### 8.3.19 Type T18



Figure 8-18 Port TypeT18

### 8.4 Appendix (Port setting List)

The following table shows the register setting for each function.

Initialization of the ports where the  $[\cdot]$  does not exist in the "After reset" field is set to "0" for all register settings. Setting for the bit "x" can be arbitrarily-specified.

### 8.4.1 Port A Setting

Table 8-6 Port Setting List (Port A)



### **TOSHIBA**

### 8.4.2 Port B Setting

### Table 8-7 Port Setting List (Port B)



### 8.4.3 Port C Setting

#### Table 8-8 Port Setting List (Port C)



### 8.4.4 Port D Setting

#### Table 8-9 Port Setting List (Port D)



### 8.4.5 Port E Setting

Table 8-10 Port Setting List (Port E)



### 8.4.6 Port F Setting





### 8.4.7 Port G Setting





8.4 Appendix (Port setting List)

### 8.4.8 Port H Setting

#### Table 8-13 Port Setting List (Port H)



Note:The PH0 input and pull-up are enabled and act as BOOT input pin while a RESET is in "Low" state.

### **TOSHIBA**

### 8.4.9 Port I Setting

#### Table 8-14 Port Setting List (Port I)



8.4 Appendix (Port setting List)

# 8.4.10 Port J Setting

### Table 8-15 Port Setting List (Port J)



### 8.4.11 Port K Setting

### Table 8-16 Port Setting List (Port K)



Note:PK0 is an N-ch open drain port.

- 8. Input/Output Ports
- 8.4 Appendix (Port setting List)

### **TOSHIBA**

### 9. 16-bit Timer/Event Counters(TMRB)

### 9.1 Outline

TMRB operate in the following four operation modes:

- ・ 16-bit interval timer mode
- ・ 16-bit event counter mode
- ・ 16-bit programmable pulse generation mode (PPG)
- ・ Timer synchronous mode

The use of the capture function allows TMRB to perform the following three measurements.

- ・ Frequency measurement
- ・ Pulse width measurement
- ・ Time difference measurement

In the following explanation of this section, "x" indicates a channel number.

### 9.2 Differences in the Specifications

TMPM330FDFG/FYFG/FWFG contains 10-channel of TMRB.

Each channel functions independently and the channels operate in the same way except for the differences in their specification as shown in Table 9-1.

Some of the channels can put the capture trigger and the synchronous start trigger on other channels.

- 1. The flip-flop output of TMRB 7 through TMRB 9 can be used as the capture trigger of other channels.
	- TB7OUT  $\rightarrow$  available for TMRB0 through TMRB1
	- TB8OUT  $\rightarrow$  available for TMRB2 through TMRB4
	- ・ TB9OUT → available for TMRB5 through TMRB6
- 2. The start trigger of the timer synchronous mode (with TBxRUN)
	- TMRB0  $\rightarrow$  can start TMRB0 through TMRB3 synchronously
	- TMRB4  $\rightarrow$  can start TMRB4 through TMRB7 synchronously





### 9.3 Configuration

Each channel consists of a 16-bit up-counter, two 16-bit timer registers (double-buffered), two 16-bit capture registers, two comparators, a capture input control, a timer flip-flop and its associated control circuit.Timer operation modes and the timer flip-flop are controlled by a register.



Figure 9-1 TMRBx Block Diagram(x= 0 to 9)

9.4 Registers

## 9.4 Registers

### 9.4.1 Register list according to channel

The following table shows the register names and addresses of each channel.





### 9.4.2 TBxEN (Enable register)





### 9.4.3 TBxRUN(RUN register)





### 9.4.4 TBxCR(Control register)





### 9.4.5 TBxMOD(Mode register)







### 9.4.6 TBxFFCR(Flip-flop control register)



### 9.4.7 TBxST(Status register)





Note 1: The factors only which is not masked by TBxIM output interrupt request to the CPU.Even if the mask setting is done, the flag is set.

Note 2: The flag is cleared by reading the TBxST register.To clear the flag, TBxST register should be read.



### 9.4.8 TBxIM(Interrupt mask register)



### 9.4.9 TBxUC(Up counter capture register)







### 9.4.10 TBxRG0(Timer register 0)



### 9.4.11 TBxRG1(Timer register 1)






# 9.4.12 TBxCP0(Capture register 0)



# 9.4.13 TBxCP1(Capture register 1)





# 9.5 Description of Operations for Each Circuit

The channels operate in the same way, except for the differences in their specifications as shown in [Table 9-1](#page-205-0) .

### 9.5.1 Prescaler

There is a 4-bit prescaler to generate the source clock for up-counter UC.

The prescaler input clock φT0 is fperiph/1, fperiph/2, fperiph/4, fperiph/8, fperiph/16 or fperiph/32 selected by CGSYSCR<PRCK[2:0]> in the CG.The peripheral clock, fperiph, is either fgear, a clock selected by CGSYSCR<FPSEL> in the CG, or fc, which is a clock before it is divided by the clock gear.

The operation or the stoppage of a prescaler is set with TBxRUN<TBPRUN> where writing "1" starts counting and writing "0" clears and stops counting. Table 9-2 and [Table 9-3](#page-219-0) show prescaler output clock resolutions.







### Table 9-2 Prescaler Output Clock Resolutions(fc = 40MHz)

Note 1: The prescaler output clock φTn must be selected so that φTn < fsys is satisfied (so that φTn is slower than fsys). Note 2: Do not change the clock gear while the timer is operating.

Note 3: "−" denotes a setting prohibited.



## <span id="page-219-0"></span>Table 9-3 Prescaler Output Clock Resolutions(fc = 32MHz)



### Table 9-3 Prescaler Output Clock Resolutions(fc = 32MHz)

Note 1: The prescaler output clock φTn must be selected so that φTn < fsys is satisfied (so that φTn is slower than fsys). Note 2: Do not change the clock gear while the timer is operating.

Note 3: "−" denotes a setting prohibited.

## 9.5.2 Up-counter (UC)

UC is a 16-bit binary counter.

Source clock

UC source clock, specified by TBxMOD<TBCLK[1:0]>, can be selected from either three types φT1, φT4 and φT16 - of prescaler output clock or the external clock of the TBxIN0 pin.

Count start/stop

Counter operation is specified by TBxRUN<TBRUN>. UC starts counting if  $\leq$ TBRUN> = "1", and stops counting and clears counter value if  $\langle \text{TBRUN} \rangle = "0"$ .

- ・ Timing to clear UC
	- 1. When a match is detected

By setting  $TBxMOD < TBCLE$  = "1", UC is cleared if when the comparator detects a match between counter value and the value set in TBxRG1. UC operates as a free-running counter if  $TBxMOD < TBCLE>$  = "0".

2. When UC stops

UC stops counting and clears counter value if  $TBxRUN < TBRUN > = "0"$ .

UC overflow

If UC overflow occurs, the INTTBx overflow interrupt is generated.

## 9.5.3 Timer registers (TBxRG0, TBxRG1)

TBxRG0 and TBxRG1 are registers for setting values to compare with up-counter values and two registers are built into each channel. If the comparator detects a match between a value set in this timer register and that in a UC up-counter, it outputs the match detection signal.

TBxRG0 and TBxRG1 are consisted of the double-buffered configuration which are paired with register buffers. The double buffering is disabled in the initial state.

Controlling double buffering disable or enable is specified by TBxCR<TBWBF> bit. If <TBWBF> = "0", the double buffering becomes disable. If <TBWBF> = "1", it becomes enable. When the double buffering is enabled, a data transfer from the register buffer to the timer register (TBxRG0/1) is done in the case that UC is matched with TBxRG1. When the counter is stopped even if double buffering is enabled, the double buffering operates as a single buffer, and an immediate data can be written to the TBxRG0 and TBxRG1.

## 9.5.4 Capture

This is a circuit that controls the timing of latching values from the UC up-counter into the TBxCP0 and TBxCP1 capture registers. The timing with which to latch data is specified by TBxMOD<TBCPM[1:0]>.

Software can also be used to import values from the UC up-counter into the capture register; specifically, UC values are taken into the TBxCP0 capture register each time "0" is written to TBxMOD<TBCP>.

## 9.5.5 Capture registers (TBxCP0, TBxCP1)

This register captures an up-counter (UC) value.

## 9.5.6 Up-counter capture register (TBxUC)

Other than the capturing functions shown above, the current count value of the UC can be captured by reading the TBxUC registers.

## 9.5.7 Comparators (CP0, CP1)

This register compares with the up-counter (UC) and the value setting of the Timer Register (TBxRG0 and TBxRG1) to detect whether there is a match or not. If a match is detected, INTTBx is generated.

## 9.5.8 Timer Flip-flop (TBxFF0)

The timer flip-flop (TBxFF0) is reversed by a match signal from the comparator and a latch signal to the capture registers. It can be enabled or disabled to reverse by setting the TBxFFCR<TBC1T1, TBC0T1, TBE1T1, TBE0T1>.

The value of TBxFF0 becomes undefined after a reset. The flip-flop can be reversed by writing "00" to TBxFFCR<TBFF0C[1:0]>. It can be set to "1" by writing "01," and can be cleared to "0" by writing "10."

The value of TBxFF0 can be output to the Timer output pin (TBxOUT). If the timer output is performed, the corresponding port settings must be programmed beforehand.

## 9.5.9 Capture interrupt (INTCAPx0, INTCAPx1)

Interrupts INTCAPx0 and INTCAPx1 can be generated at the timing of latching values from the UC up-counter into the TBxCP0 and TBxCP1 capture registers. The interrupt timing is specified by the CPU.

# 9.6 Description of Operations for Each Mode

## 9.6.1 16-bit Interval Timer Mode

In the case of generating constant period interrupt, set the interval time to the Timer register (TBxRG1) to generate the INTTBx interrupt.



−; No change

## 9.6.2 16-bit Event Counter Mode

It is possible to make it the event counter by using an input clock as an external clock (TBxIN0 pin input).

The up-counter counts up on the rising edge of TBxIN0 pin input. It is possible to read the count value by capturing value using software and reading the captured value.



−; No change

## 9.6.3 16-bit PPG (Programmable Pulse Generation) Output Mode

Square waves with any frequency and any duty (programmable square waves) can be output. The output pulse can be either low-active or high-active.

Programmable square waves can be output from the TBxOUT pin by triggering the timer flip-flop (TBxFF) to reverse when the set value of the up-counter (UC) matches the set values of the timer registers (TBxRG0 and TBxRG1). Note that the set values of TBxRG0 and TBxRG1 must satisfy the following requirement:

(Set value of TBxRG0) < (Set value of TBxRG1)



Figure 9-2 Example of Output of Programmable Pulse Generation (PPG)

In this mode, by enabling the double buffering of TBxRG0, the value of register buffer 0 is shifted into TBxRG0 when the set value of the up-counter matches the set value of TBxRG1. This facilitates handling of small duties.



Figure 9-3 Register Buffer Operation

9.6 Description of Operations for Each Mode

The block diagram of this mode is shown below.



Figure 9-4 Block Diagram of 16-bit PPG Mode

Each register in the 16-bit PPG output mode must be programmed as listed below.



Note 1: m: corresponding bit of port

Note 2: X; Don't care

−; No change

## 9.6.4 Timer synchronous mode

This mode enables the timers to start synchronously.

If the mode is used with PPG output, the output can be applied to drive a motor.

TMRB is consisted of two pairs of 4-channel TMRB. If one channel starts, remaining 3 channels can be start synchronously. In the TMPM330FDFG/FYFG/FWFG, the following combinations allow to use.



Use of the timer synchronous mode is specified in TBxCR<TBSYNC> bit.

- $\cdot$  <TBSYNC> = "0" : Timer operates individually.
- $\cdot$  <TBSYNC> = "1" : Timers operates synchronously.

Set "0" to the <TBSYNC> bit in the master channel.

If <TBSYNC>= "1" is set in the slave channel, the start timing is synchronized with master channel start timing. Setting of start timing for TBxRUN<TBPRUN, TBRUN> bit in the slave channel is not required.

# 9.7 Applications using the Capture Function

The capture function can be used to develop many applications, including those described below:

- 1. One-shot pulse output triggered by an external pulse
- 2. Frequency measurement
- 3. Pulse width measurement
- 4. Time difference measurement

## 9.7.1 One-shot pulse output triggered by an external pulse

One-shot pulse output triggered by an external pulse is carried out as follows:

The 16-bit up-counter is made to count up by putting it in a free-running state using the prescaler output clock. An external pulse is input through the TBxIN0 pin. A trigger is generated at the rising of the external pulse by using the capture function and the value of the up-counter is taken into the capture registers (TBxCP0).

The CPU must be programmed so that an interrupt INTCAPx0 is generated at the rising of an external trigger pulse. This interrupt is used to set the timer registers (TBxRG0) to the sum of the TBxCP0 value (c) and the delay time (d),  $(c + d)$ , and set the timer registers (TBxRG1) to the sum of the TBxRG0 values and the pulse width (p) of one-shot pulse,  $(c + d + p)$ . [TBxRG1 change must be completed before the next match.]

In addition, the timer flip-flop control registers(TBxFFCR<TBE1T1, TBE0T1>) must be set to "11". This enables triggering the timer flip-flop (TBxFF0) to reverse when TBxUC matches TBxRG0 and TBxRG1. This trigger is disabled by the INTTBx interrupt after a one-shot pulse is output.

Symbols (c), (d) and (p) used in the text correspond to symbols c, d and p in "Figure 9-5 One-shot Pulse Output (With Delay)".





The followings show the settings in the case that 2 ms width one-shot pulse is output after 3ms by triggering TBxIN0 input at the rising edge. (ΦT1 is selected for counting.)

Changes source clock to ΦT1. Fetches a count value into the TBxCP0 at the rising edge of TBxIN0.



Note 1: m: corresponding bit of port Note 2: X; Don't care −; No change

If a delay is not required, TBxFF0 is reversed when data is taken into TBxCP0, and TBxRG1 is set to the sum of the TBxCP0 value (c) and the one-shot pulse width (p),  $(c + p)$ , by generating the INTCAPx0 interrupt. (TBxRG1 change must be completed before the next match.)

TBxFF0 is enabled to reverse when UC matches with TBxRG1, and is disabled by generating the INTTBx interrupt.



Figure 9-6 One-shot Pulse Output Triggered by an External Pulse (Without Delay)

## 9.7.2 Frequency measurement

The frequency of an external clock can be measured by using the capture function.

To measure frequency, another 16-bit timer is used in combination with the 16-bit event counter mode. As an example, we explain with TMRB3 and TMRB8. TB8OUT of the 16-bit timer TMRB8 is used to specify the measurement time.

TMRB3 count clock selects TB3IN0 input and performs count operation by using external clock input. If TB3MOD<TBCPM[1:0]> is set "11", TMRB3 count clock takes the counter value into the TB3CP0 at the rising edge of TB8OUT and takes the counter value into TB3CP1 at the falling edge of TB8OUT.

This setting allows a count value of the 16-bit up-counter UC to be taken into the capture register (TB3CP0) upon rising of a timer flip-flop output (TB8OUT) of the 16-bit timer (TMRB8), and an UC counter value to be taken into the capture register (TB3CP1) upon falling of TB8OUT of the 16-bit timer (TMRB8).

A frequency is then obtained from the difference between TB3CP0 and TB3CP1 based on the measurement, by generating the INTTB8 16-bit timer interrupt.

For example, if the difference between TB3CP0 and TB3CP1 is 100 and the level width setting value of TB8OUT is 0.5 s, the frequency is 200 Hz ( $100 \div 0.5$  s = 200 Hz).



Figure 9-7 Frequency Measurement

## 9.7.3 Pulse width measurement

By using the capture function, the "High" level width of an external pulse can be measured. Specifically, by putting it in a free-running state using the prescaler output clock, an external pulse is input through the TBxIN0 pin and the up-counter (UC) is made to count up. A trigger is generated at each rising and falling edge of the external pulse by using the capture function and the value of the up-counter is taken into the capture registers (TBxCP0, TBxCP1). The CPU must be programmed so that INTCAPx1 is generated at the falling edge of an external pulse input through the TBxIN0 pin.

The "High" level pulse width can be calculated by multiplying the difference between TBxCP0 and TBxCP1 by the clock cycle of an internal clock.

For example, if the difference between TBxCP0 and TBxCP1 is 100 and the cycle of the prescaler output clock is 0.5 μs, the pulse width is  $100 \times 0.5$  μs = 50 μs.

Caution must be exercised when measuring pulse widths exceeding the UC maximum count time which is dependant upon the source clock used. The measurement of such pulse widths must be made using software.

The "Low" level width of an external pulse can also be measured. In such cases, the difference between C2 generated the first time and C1 generated the second time is initially obtained by performing the second stage of INTCAPx0 interrupt processing as shown in "Figure 9-8 Pulse Width Measurement" and this difference is multiplied by the cycle of the prescaler output clock to obtain the "Low" level width.



Figure 9-8 Pulse Width Measurement

## 9.7.4 Time Difference Measurement

The time difference of two events can be measured by the capture function. The up-counter (UC) is made to count up by putting it in a free-running state using the prescaler output clock.

The value of UC is taken into the capture register (TBxCP0) at the rising edge of the TBxIN0 pin input pulse. The CPU must be programmed to generate INTCAPx0 interrupt at this time.

The value of UC is taken into the capture register (TBxCP1) at the rising edge of the TBxIN1 pin input pulse. The CPU must be programmed to generate INTCAPx1 interrupt at this time.

The time difference can be calculated by multiplying the difference between TBxCP1 and TBxCP0 by the clock cycle of an internal clock.



Figure 9-9 Time Difference Measurement

# TOSHIBA

# 10. Serial Channel (SIO/UART)

## 10.1 Overview

This device has two mode for the serial channel, one is the synchronous communication mode (I/O interface mode), and the other is the asynchronous communication mode (UART mode).

Their features are given in the following.

- ・ Transfer Clock
	- Dividing by the prescaler, from the peripheral clock ( $\Phi$ T0) frequency into 1/2, 1/8, 1/32, 1/128.
	- Make it possible to divide from the prescaler output clock frequency into 1-16.
	- Make it possible to divide from the prescaler output clock frequency into 1, N+m/16 (N=2-15, m=1-15), 16. (only UART mode)
	- The usable system clock (only UART mode).
- ・ Double Buffer /FIFO

The usable double buffer function, and the usable FIFO buffers of transmit and receive in all for maximum 4-byte.

- ・ I/O Interface Mode
	- Transfer Mode: the half duplex (transmit/receive), the full duplex
	- Clock: Output (fixed rising edge) /Input (selectable rising/falling edge)
	- Make it possible to specify the interval time of continuous transmission.
- ・ UART Mode
	- Data length: 7 bits, 8bits, 9bits
	- Add parity bit (to be against 9bits data length)
	- Serial links to use wake-up function
	- Handshaking function with  $\overline{\text{CTS}}$  pin

In the following explanation, "x" represents channel number.

# 10.2 Difference in the Specifications of SIO Modules

TMPM330FDFG/FYFG/FWFG has three SIO channels.

Each channel functions independently. The used pins and interrupt in each channel are collected in the following.





# 10.3 Configuration

Figure 10-1 shows SIO block diagram.



Figure 10-1 SIO Block Diagram

# **TOSHIBA**

# 10.4 Registers Description

## 10.4.1 Registers List in Each Channel

The each channel registers and addresses are shown here.





Note:Do not modify any control register when data is being transmitted or received.

#### 10.4 Registers Description



# 10.4.2 SCxEN (Enable Register)



# 10.4.3 SCxBUF (Buffer Register)

SCxBUF works as a transmit buffer or FIFO for write operation and as a receive buffer or FIFO for read operation.





#### 10.4 Registers Description



# 10.4.4 SCxCR (Control Register)



#### Note:**Any error flag (OERR, PERR, FERR) is cleared to "0" when read.**



# 10.4.5 SCxMOD0 (Mode Control Register 0)



Note 1: **With <RXE> set to "0", set each mode register (SCxMOD0, SCxMOD1 and SCxMOD2). Then set <RXE> to "1".** Note 2: Do not stop the receive operation (by setting SCxMOD0<RXE> = "0") when data is being received.

10.4 Registers Description

# 10.4.6 SCxMOD1 (Mode Control Register 1)





Note 1: **Specify the all mode first and then enable the <TXE> bit.**

Note 2: **Do not stop the transmit operation (by setting <TXE> = "0")when data is being transmitted.**



# 10.4.7 SCxMOD2 (Mode Control Register 2)





Note 1: **While data transmission is in progress, any software reset operation must be executed twice in succession.**

Note 2: **A software reset requires 2 clocks-duration at the time between the end of recognition and the start of execution of software reset instruction.**

## 10.4.8 SCxBRCR (Baud Rate Generator Control Register), SCxBRADD (Baud Rate Generator Control Register 2)

The division ratio of the baud rate generator can be specified in the registers shown below.





#### 10.4 Registers Description







Table 10-2 lists the settings of baud rate generator division ratio.

#### Table 10-2 Setting division ratio



- Note 1: **To use the "N + (16 K)/16" division function, be sure to set <BRADDE> to "1" after setting the K value to <BRK>. The "N + (16 - K)/16" division function can only be used in the UART mode.**
- Note 2: **As a division ratio, 1 ("0001") or 16 ("0000") can not be applied to N when using the "N + (16 K)/16" division function in the UART mode.**
- Note 3: **The division ratio "1" of the baud rate generator can be specified only when the double buffering is used in the I/O interface mode.**
- Note 4: **Specifying "K = 0" is prohibited.**



# 10.4.9 SCxFCNF ( FIFO Configuration Register)



#### Note 1: **Regarding TX FIFO, the maximum number of bytes being configured is always available. The available number of bytes is the bytes already written to the TX FIFO.**

Note 2: **The FIFO can not use in 9bit UART mode.**

10.4 Registers Description



bit symbol - - - - - - - - After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0

bit symbol | RFCS | RFIS | - | - | - | - | - | - | RIL After reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0

7 | 6 | 5 | 4 | 3 | 2 | 1 | 0

# 10.4.10 SCxRFC (RX FIFO Configuration Register)



Note: To use TX/RX FIFO buffer, TX/RX FIFO must be cleared after setting the SIO transfer mode (half duplex/ full duplex) and enabling FIFO (SCxFCNF<CNFG> = "1").



## 10.4.11 SCxTFC (TX FIFO Configuration Register) (Note2)



Note 1: **To use TX/RX FIFO buffer, TX/RX FIFO must be cleared after setting the SIO transfer mode (half duplex/full duplex) and enabling FIFO (SCxFCNF<CNFG> = "1").**

Note 2: **After you perform the following operations, configure the SCxTFC register again.**

**SCxEN<SIOE> = "0" (SIO operation stop)**

**Conditions are as follows:SCxMOD1<I2SC> = "0" (operation is prohibited in IDLE mode) and releasing the low power consumption mode which started by the WFI (Wait For Interrupt) instruction.**

#### 10.4 Registers Description

# 10.4.12 SCxRST (RX FIFO Status Register)





Note:**The <ROR> bit is cleared to "0" when receive data is read from the SCxBUF register.**

# 10.4.13 SCxTST (TX FIFO Status Register)





Note:**The <TUR> bit is cleared to "0" when transmit data is written to the SCxBUF register.**

#### 10.5 Operation in Each Mode

# 10.5 Operation in Each Mode

Table 10-3 shows the modes and data formats.

#### Table 10-3 Mode and Data format



Mode 0 is a synchronous communication and can be used to extend I/O. This mode transmits and receives data in synchronization with SCLK. SCLK can be used for both input and output.

The direction of data transfer can be selected from LSB first and MSB first. This mode is not allowed either to use parity bits or STOP bits.

The mode 1, mode 2 and mode 3 are asynchronous modes and the transfer direction is fixed to the LSB first.

Parity bits can be added in the mode 1 and mode 2. The mode 3 has a wakeup function in which the master controller can start up slave controllers via the serial link (multi-controller system).

STOP bit in transmission can be selected from 1 bit and 2 bits. The STOP bit length in reception is fixed to a one bit.

# 10.6 Data Format

## 10.6.1 Data Format List

Figure 10-2 shows data format.





## 10.6.2 Parity Control

The parity bit can be added only in the 7- or 8-bit UART mode.

Setting "1" to SCxCR<PE> enables the parity.

The <EVEN> bit of SCxCR selects either even or odd parity.

#### 10.6.2.1 Transmission

Upon data transmission, the parity control circuit automatically generates the parity with the data in the transmit buffer.

After data transmission is complete, the parity bit will be stored in SCxBUF<TB7> in the 7-bit UART mode and SCxMOD<TB8> in the 8-bit UART mode.

The <PE> and <EVEN> settings must be completed before data is written to the transmit buffer.

#### 10.6.2.2 Receiving Data

If the received data is moved from the receive shift register to the receive buffer, a parity is generated.

In the 7-bit UART mode, the generated parity is compared with the parity stored in SCxBUF<RB7>, while in the 8-bit UART mode, it is compared with the one in SCxCR<RB8>.

If there is any difference, a parity error occurs and the <PERR> of the SCxCR register is set to "1".

In use of the FIFO, <RERR> indicates that a parity error was generated in one of the recieved data.

## 10.6.3 STOP Bit Length

The length of the STOP bit in the UART transmission mode can be selected from one bit or two bits by setting the SCxMOD2<SBLEN>. The length of the STOP bit data is determined as one-bit when it is received regardless of the setting of this bit.
# 10.7 Clock Control

## 10.7.1 Prescaler

There is a 7-bit prescaler to divide a prescaler input clock ΦT0 by 2, 8, 32 and 128.

Use the CGSYSCR register in the clock/mode control block to select the input clock ΦT0 of the prescaler.

The prescaler becomes active only when the baud rate generator is selected as a transfer clock by  $SCxMOD0 < SC[1:0] > = "11".$ 

Table 10-4 (operation frequency 40MHz), [Table 10-5](#page-254-0) (operation frequency 32MHz) show the resolution of the input clock to the baud rate generator.



#### Table 10-4 Clock Resolution to the Baud Rate Generator fc = 40 MHz

10.7 Clock Control



#### Table 10-4 Clock Resolution to the Baud Rate Generator fc = 40 MHz

Note 1: **The prescaler output clock φTn must be selected so that the relationship "φTn ≤ fsys / 2" is satisfied (so that φTn is slower than fsys).**

- Note 2: **Do not change the clock gear while SIO is operating.**
- Note 3: **The dashes in the above table indicate that the setting is prohibited.**

# <span id="page-254-0"></span>**TOSHIBA**



#### Table 10-5 Clock Resolution to the Baud Rate Generator fc = 32 MHz

10.7 Clock Control



#### Table 10-5 Clock Resolution to the Baud Rate Generator fc = 32 MHz

Note 1: **The prescaler output clock φTn must be selected so that the relationship "φTn ≤ fsys / 2" is satisfied (so that φTn is slower than fsys / 2).**

Note 2: **Do not change the clock gear while SIO is operating.**

Note 3: **The dashes in the above table indicate that the setting is prohibited.**

# 10.7.2 Serial Clock Generation Circuit

The serial clock circuit is a block to generate transmit and receive clocks (SIOCLK) and consists of the circuits in which clocks can be selected by the settings of the baud rates generator and modes.

#### 10.7.2.1 Baud Rate Generator

The baud rate generator generates transmit and receive clocks to determine the serial channel transfer rate.

#### (1) Baud Rate Generator input clock

The input clock of the baud rate generator is selected from the prescaler outputs divided by 2, 8, 32 and 128.

This input clock is selected by setting the SCxBRCR<BRCK>.

#### (2) Baud Rate Generator output clock

The frequency division ratio of the output clock in the baud rate generator is set by SCxBRCR and SCxBRADD.

The following frequency divide ratios can be used; 1/N frequency division in the I/O interface mode ,either  $1/N$  or  $N + (16-K)/16$  in the UART mode.

The table below shows the frequency division ratio which can be selected.



Note:1/N (N=1)frequency division ratio can be used only when a double buffer is enabled.

#### 10.7.2.2 Clock Selection Circuit

A clock can be selected by setting the modes and the register.

Modes can be specified by setting the SCxMOD0<SM>.

The input clock in I/O interface mode is selected by setting SCxCR. The clock in UART mode is selected by setting SCxMOD0<SC>.

#### (1) Transfer Clock in I/O interface mode

Table 10-6 shows clock selection in I/O interface mode.

#### Table 10-6 Clock Selection in I/O Interface Mode



To get the highest baud rate, the baud rate generator must be set as below.

Note:**When deciding clock settings, make sure that AC electrical character is satisfied.**

- ・ Clock/mode control block settings
	- $fc = 40MHz$
	- $fger = 40MHz (CGSYSCR \leq GEAR[2:0] > = "000" : fc selected)$
	- $\Phi$ T0 = 40MHz (CGSYSCR<PRCK[2:0]> = "000" : 1 division ratio)
- SIO settings (if double buffer is used)
	- Clock (SCxBRCR<BRCK[1:0]> = "00" :  $\Phi$ T1 selected) = 20MHz
	- Divided clock frequency (SCxBRCR<BRS[3:0]> = "0001" : 1 division ratio) = 20MHz

1 division ratio can be selected if double buffer is used. In this case, baud rate is 10Mbps because 20MHz is divided by 2.

- SIO settings (if double buffer is not used)
	- $Clock (SCxBRCR < BRCK[1:0] > = "00" : \Phi T1 selected) = 20MHz$
	- Divided clock frequency (SCxBRCR<BRS[3:0]> = "0010" : 2 division ratio) = 10MHz

2 division ratio is the highest if double buffer is not used. In this case, baud rate is 5Mbps because 10MHz is divided by 2.

To use SCLK input, the following conditions must be satisfied.

- ・ If double buffer is used
	- SCLK cycle > 6/fsys

The highest baud rate is less than  $40 \div 6 = 6.66$  Mbps.

- If double buffer is not used
	- SCLK cycle > 8/fsys

The highest baud rate is less than  $40 \div 8 = 5.0$  Mbps.

#### (2) Transfer clock in the UART mode

Table 10-7 shows the clock selection in the UART mode. In the UART mode, selected clock is divided by 16 in the receive counter or the transmit counter before use.

| Mode<br>SCxMOD0 <sm></sm> | Clock selection<br>SCxMOD0 <sc></sc> |
|---------------------------|--------------------------------------|
| <b>UART Mode</b>          | Timer output                         |
|                           | Baud rate generator                  |
|                           | fsys                                 |
|                           | <b>SCLK</b> input                    |

Table 10-7 Clock Selection in UART Mode

The examples of baud rate in each clock settings.

- ・ If the baud rate generator is used
	- $-$  fc = 40MHz
	- $fgear = 40MHz (CGSYSCR \leq GEAR[2:0]) = "000"$ : fc selected)
	- $\Phi$ T0 = 40MHz (CGSYSCR<PRCK[2:0]> = "000" : 1 division ratio)
	- $Clock = \Phi T1 = 20MHz (SCxBRCR < BRCK[1:0] > = "00" : \Phi T1 selected)$

The highest baud rate is 1.25Mbps because 20MHz is divided by 16.

Table 10-8 shows examples of baud rate when the baud rate generator is used with the following clock settings.

- $\cdot$  fc = 9.8304MHz
- fgear =  $9.8304$ MHz (CGSYSCR<GEAR[2:0]> = "000" : fc selected)
- $\Phi$ T0 = 4.9152MHz (CGSYSCR<PRCK[2:0]> = "001" : 2 division ratio)

Table 10-8 Example of UART Mode Baud Rate (Using the Baud Rate Generator)



Unit: kbps

・ If the SCLK input is used

To use SCLK input, the following conditions must be satisfied.

- SCLK cycle > 2/fsys

The highest baud rate must be less than  $40 \div 2 \div 16 = 1.25$  Mbps.

If fsys is used

Since the highest value of fsys is 40MHz, the highest baud rate is  $40 \div 16 = 2.5$ Mbps.

#### ・ If timer output is used

To enable the timer output, the following condition must be set: a timer flip-flop output inverts when the value of the counter and that of TBxRG0 match. The SIOCLK clock frequency is "Setting value of TBxRG0  $\times$  2".

Baud rates can be obtained by using the following formula.

#### Baud rate calculation



Table 10-9 shows the examples of baud rates when the timer output is used with the following clock settings.

- $fc = 32MHz / 9.8304MHz / 8MHz$
- fgear =  $32MHz / 9.8304MHz / 8MHz (CGSYSCR \leq GEAR[2:0] > = "000" : fc selected)$
- $\cdot$   $\Phi$ T0 = 16MHz / 4.9152MHz / 4MHz (CGSYSCR<PRCK[2:0]> = "001" : 2 division ratio)
- Timer count clock =  $4MHz / 1.2287MHz / 1MHz$  (TBxMOD<TBCLK[1:0]> = "01" : ΦT1 selected)





Unit: kbps

# TOSHIBA

# 10.8 Transmit/Receive Buffer and FIFO

# 10.8.1 Configuration

Figure 10-3 shows the configuration of transmit buffer, receive buffer and FIFO.

Appropriate settings are required for using buffer and FIFO. The configuration may be predefined depending on the mode.



# Figure 10-3 The Configuration of Buffer and FIFO

## 10.8.2 Transmit/Receive Buffer

Transmit buffer and receive buffer are double-buffered. The buffer configuration is specified by SCxMOD2<WBUF>.

In the case of using a receive buffer, if SCLK input is set to generate clock output in the I/O interface mode or the UART mode is selected, it's double buffered despite the <WBUF> settings. In other modes, it's according to the <WBUF> settings.

Table 10-10 shows correlation between modes and buffers.





## 10.8.3 FIFO

In addition to the double buffer function above described, 4-byte FIFO can be used.

To enable FIFO, enable the double buffer by setting SCxMOD2<WBUF> to "1" and SCxFCNF<CNFG> to "1". The FIFO buffer configuration is specified by SCxMOD1<FDPX[1:0]>.

Note:To use TX/RX FIFO buffer, TX/RX FIFO must be cleared after setting the SIO transfer mode (half duplex/ full duplex) and enabling FIFO (SCxFCNF<CNFG> = "1").

Table 10-11 shows correlation between modes and FIFO.

Table 10-11 Mode and FIFO Composition



# 10.9 Status Flag

The SCxMOD2 register has two types of flag. This bit is significant only when the double buffer is enabled.

<RBFLL> is a flag to show that the receive buffer is full. When one frame of data is received and the data is moved from the receive shift register to the receive buffers, this bit changes to "1" while reading this bit changes it to "0".

<TBEMP> shows that the transmit buffers are empty. When data in the transmit buffers is moved to the transmit shift register, this bit is set to "1" When data is set to the transmit buffers, the bit is cleared to "0".

# 10.10 Error Flag

Three error flags are provided in the SCxCR register. The meaning of the flags is changed depending on the modes. The table below shows the meanings in each mode.

These flags are cleared to "0" after reading the SCxCR register.



#### 10.10.1 OERR Flag

In both UART and I/O interface modes, this bit is set to "1" when an error is generated by completing the reception of the next frame of receive data before the receive buffer has been read. If the receive FIFO is enabled, the received data is automatically moved to the receive FIFO and no overrun error will be generated until the receive FIFO is full (or until the usable bytes are fully occupied).

In the I/O interface with SCLK output mode, the SCLK output stops upon setting the flag.

Note: To switch the I/O interface SCLK output mode to other modes, read the SCxCR register and clear the overrun flag.

# 10.10.2 PERR Flag

This flag indicates a parity error in the UART mode and an under-run error in the I/O interface mode.

In the UART mode, <PERR> is set to "1" when the parity generated from the received data is different from the parity received.

In the I/O interface mode, <PERR> is set to "1" under the following conditions when a double buffer is enabled.

In the SCLK input mode, <PERR> is set to "1" when the SCLK is input after completing data output of the transmit shift register with no data in the tarnsmit buffer.

In the SCLK output mode, <PERR> is set to "1" after completing output of all data and the SCLK output stops.

Note:To switch the I/O interface SCLK output mode to other modes, read the SCxCR register and clear the under-run flag.

# 10.10.3 FERR Flag

A framing error is generated if the corresponding stop bit is determined to be "0" by sampling the bit at around the center. Regardless of the stop bit length settings in the SCxMOD2<SBLEN>register, the stop bit status is determined by only 1.

This bit is fixed to "0" in the I/O interface mode.

# 10.11 Receive

#### 10.11.1 Receive Counter

The receive counter is a 4-bit binary counter and is up-counted by SIOCLK. In the UART mode, sixteen SIOCLK clock pulses are used in receiving a single data bit and the data symbol is sampled at the seventh, eighth, and ninth pulses. From these three samples, majority logic is applied to decide the received data.

### 10.11.2 Receive Control Unit

#### 10.11.2.1 I/O interface mode

In the SCLK output mode with SCxCR <IOC> set to "0", the RXD pin is sampled on the rising edge of the shift clock outputted to the SCLK pin.

In the SCLK input mode with SCxCR <IOC> set to "1", the serial receive data RXD pin is sampled on the rising or falling edge of SCLK input signal depending on the SCxCR <SCLKS> setting.

#### 10.11.2.2 UART Mode

The receive control unit has a start bit detection circuit, which is used to initiate receive operation when a normal start bit is detected.

#### 10.11.3 Receive Operation

#### 10.11.3.1 Receive Buffer

The received data is stored by 1 bit in the receive shift register. When a complete set of bits has been stored, the interrupt INTRXx is generated.

When the double buffer is enabled, the data is moved to the receive buffer (SCxBUF) and the receive buffer full flag (SCxMOD2<RBFLL>) is set to "1". The receive buffer full flag is "0" cleared by reading the receive buffer.



## Figure 10-4 Receive Buffer Operation

#### 10.11.3.2 Receive FIFO Operation

When FIFO is enabled, the received data is moved from receive buffer to receive FIFO and the receive buffer full flag is cleared immediately. An interrupt will be generated according to the SCxRFC<RIL> setting.

Note:When the data with parity bit are received in UART mode by using the FIFO, the parity error flag is shown the occurring the parity error in the received data.

The following describes configurations and operations in the half duplex RX mode.



After setting of the above FIFO configuration, the data reception is started by writing "1" to the SCxMOD0 <RXE>. When the data is stored all in the receive shift register, receive buffer and receive FIFO, SCxMOD0<RXE> is automatically cleared and the receive operation is finished.

In this above condition, if the cotinuous reception after reaching the fill level is enabed, and it is possible to receive a data continuouslywith and reading the data in the FIFO.



Figure 10-5 Receive FIFO Operation

#### 10.11.3.3 I/O interface mode with SCLK output

In the I/O interface mode and SCLK output setting, SCLK output stops when all received data is stored in the receive buffer and FIFO. So, in this mode, the overrun error flag has no meaning.

The timing of SCLK output stop and re-output depends on receive buffer and FIFO.

#### (1) Case of single buffer

Stop SCLK output after receiving a data. In this mode, I/O interface can transfer each data with the transfer device by hand-shake.

When the data in a buffer is read, SCLK output is restarted.

#### (2) Case of double buffer

Stop SCLK output after receiving the data into a receive shift register and a receive buffer.

When the data is read, SCLK output is restarted.

#### (3) Case of FIFO

Stop SCLK output after receiving the data into a shift register, received buffer and FIFO.

When one byte data is read, the data in the received buffer is transferred into FIFO and the data in the receive shift register is transferred into received buffer and SCLK output is restarted.

And if SCxFCNF<RXTXCNT>is set to "1", SCLK stops and receive operation stops with clearing SCxMOD0<RXE> bit too.

#### 10.11.3.4 Read Received Data

In spite of enabling or disabling FIFO, read the received data from the receive buffer (SCxBUF).

When receive FIFO is disabled, the buffer full flag SCxMOD2<RBFLL> is cleared to "0" by this reading. In the case of the next data can be received in the receive shift register before reading a data from the receive buffer. The parity bit to be added in the 8-bit UART mode as well as the most significant bit in the 9-bit UART mode will be stored in SCxCR<RB8>.

When the receive FIFO is available, the 9-bit UART mode is prohibited because up to 8-bit data can be stored in FIFO. In the 8-bit UART mode, the parity bit is lost but parity error is determined and the result is stored in SCxCR<PERR>

#### 10.11.3.5 Wake-up Function

In the 9-bit UART mode, the slave controller can be operated in the wake-up mode by setting the wake-up function SCxMOD0 <WU> to "1." In this case, the interrupt INTRXx will be generated only when SCxCR  $\langle$ RB8> is set to "1."

#### 10.11.3.6 Overrun Error

When FIFO is disabled, the overrun errorr is occurred and set overrun flag without completing data read before receiveing the next data. When overrun error is ocurred, a content of receive buffer and SCxCR<RB8> is not lost, but a content of receive shift register is lost.

When FIFO is enabled, overrun error is ocurred and set overrun flag by no reading the data before moving the next data into received buffer when FIFO is full . In this case, the contens of FIFO are not lost.

In the I/O interface mode with SCLK output setting, the clock output automatically stops, so this flag has no meaning.

Note:When the mode is changed from I/O interface SCLK outout mode to the other mode, read SCxCR and clear overrun flag.

# 10.12 Transmission

## 10.12.1 Transmission Counter

The transmit counter is a 4-bit binary counter and is counted by SIOCLK as in the case of the receive counter. In UART mode, it generates a transmit clock (TXDCLK) on every 16th clock pulse.





## 10.12.2 Transmission Control

#### 10.12.2.1 I/O Interface Mode

In the SCLK output mode with SCxCR<IOC> set to "0", each bit of data in the transmit buffer is outputted to the TXD pin on the falling edge of the shift clock outputted from the SCLK pin.

In the SCLK input mode with SCxCR<IOC> set to "1", each bit of data in the transmit buffer is outputted to the TXD pin on the rising or falling edge of the SCLK input signal according to the SCxCR<SCLKS> setting.

#### 10.12.2.2 UART Mode

When the transmit data is written in the transmit buffer, data transmission is initiated on the rising edge of the next TXDCLK and the transmit shift clock signal is also generated.

## 10.12.3 Transmit Operation

#### 10.12.3.1 Operation of Transmission Buffer

If double buffering is disabled, the CPU writes data only to Transmit shift Buffer and the transmit interrupt INTTXx is generated upon completion of data transmission.

If double buffering is enabled (including the case the transmit FIFO is enabled), data written to the transmit buffer is moved to the transmit shift register. The INTTXx interrupt is generated at the same time and the transmit buffer empty flag (SCxMOD2<TBEMP>) is set to "1". This flag indicates that the next transmit data can be written. When the next data is written to the transmit buffer, the <TBEMP> flag is cleared to "0".

# TOSHIBA



Figure 10-7 Operation of Transmission Buffer (Double-buffer is enabled)

#### 10.12.3.2 Transmit FIFO Operation

When FIFO is enabled, the maximum 5-byte data can be stored using the transmit buffer and FIFO. Once transmission is enabled, data is transferred to the transmit shift register from the transmit buffer and start transmission. If data exists in the FIFO, the data is moved to the transmit buffer immediately, and the <TBEMP> flag is cleared to "0".

#### Note:**To use TX FIFO buffer, TX FIFO must be cleared after setting the SIO transfer mode (half duplex/ full duplex) and enabling FIFO (SCxFCNF<CNFG> = "1").**

Settings and operations to transmit 4-byte data stream by setting the transfer mode to half duplex are shown as below.



After above settings are configured, data transmission can be initiated by writing 5 bytes of data to the transmit buffer or FIFO, and setting the SCxMOD1<TXE> bit to "1". When the last transmit data is moved to the transmit buffer, the transmit FIFO interrupt is generated. When transmission of the last data is completed, the clock is stopped and the transmission sequence is terminated.

Once above settings are configured, if the transmission is not set as auto disabled, the transmission should lasts by writing transmit data.



#### 10.12.3.3 I/O interface Mode/Transmission by SCLK Output

If SCLK is set to generate clock the I/O interface mode, the SCLK output automatically stops when all data transmission is completed and underrun error will not occur.

The timing of suspension and resume of SCLK output is different depending on the buffer and FIFO usage.

#### (1) Single Buffer

The SCLK output stops each time one frame of data is transferred. Handshaking for each data with the other side of communication can be enabled. The SCLK output resumes when the next data is written in the buffer.

#### (2) Double Buffer

The SCLK output stops upon completion of data transmission of the transmit shift register and the transmit buffer. The SCLK output resumes when the next data is written in the buffer.

#### (3) FIFO

The transmission of all data stored in the transmit shift register, transmit buffer and FIFO is completed, the SCLK output stops. The next data is written, SCLK output resumes.

If SCxFCNF<RXTXCNT> is configured, SCxMOD0<TXE> bit is cleared at the same time as SCLK stop and the transmission stops.

#### 10.12.3.4 Under-run error

If the transmit FIFO is disabled in the I/O interface SCLK input mode and if no data is set in transmit buffer before the next frame clock input, which occurs upon completion of data transmission from transmit shift register, an under-run error occurs and SCxCR<PERR> is set to "1".

In the I/O interface mode with SCLK output setting, the clock output automatically stops, so this flag has no meaning.

Note:**Before switching the I/O interface SCLK output mode to other modes, read the SCxCR register and clear the underrun flag.**

# 10.13 Handshake function

The function of the handshake is to enable frame-by-frame data transmission by using the CTS (Clear to send) pin and to prevent overrun errors. This function can be enabled or disabled by SCxMOD0<CTSE>.

When the  $\overline{\text{CTS}}$  pin is set to "High" level, the current data transmission can be completed but the next data transmission is suspended until the  $\overline{CTS}$  pin returns to the "Low" level. However in this case, the INTTXx interrupt is generated in the normal timing, the next transmit data is written in the transmit buffer, and it waits until it is ready to transmit data.

#### Note:**(1) If the CTS signal is set to "H" during transmission, the next data transmission is suspended after the current transmission is completed. (2) Data transmission starts on the first falling edge of the TXDCLK clock after CTS is set to "L".**

Although no  $\overline{RTS}$  pin is provided, a handshake control function can easily implemented by assigning one bit of the port for the RTS function. By setting the port to "High" level upon completion of data reception (in the receive interrupt routine), the transmit side can be requested to suspend data transmission.



Figure 10-8 Handshake Function





# TOSHIBA

# 10.14 Interrupt/Error Generation Timing

# 10.14.1 RX Interrupts

Figure 10-10 shows the data flow of receive operation and the route of read.



## Figure 10-10 Receive Buffer/FIFO Configuration Diagram

#### 10.14.1.1 Single Buffer / Double Buffer

RX interrupts are generated at the time depends on the transfer mode and the buffer configurations, which are given as follows.



Note:Interrupts are not generated when an overrun error is occurred.

#### 10.14.1.2 FIFO

In use of FIFO, receive interrupt is generated on the condition that the following either operation and SCxRFC<RFIS > setting are established.

- Reception completion of all bits of one frame.
- **Reading FIFO**

Interrupt conditions are decided by the SCxRFC<RFIS> settings as described in Table 10-12.

#### Table 10-12 Receive Interrupt conditions in use of FIFO



# 10.14.2 TX interrupts

Figure 10-11 shows the data flow of transmit operation and the route of read.



Figure 10-11 Transmit Buffer/FIFO Configuration Diagram

#### 10.14.2.1 Single Buffer / Double Buffer

TX interrupts are generated at the time depends on the transfer mode and the buffer configurations, which are given as follows.



Note:If double buffer is enabled, a interrupt is also generated when the data is moved from the buffer to the shift register by writing to the buffer.

#### 10.14.2.2 FIFO

In use of FIFO, transmit interrupt is generated on the condition that the fllowing either operation and SCxTFC<TFIS> setting are established.

- Transmittion completion of all bits of one frame.
- ・ Writing FIFO

Interrupt conditions are decided by the SCxTFC<TFIS> settings as described in Table 10-13.

Table 10-13 Transmit Interrupt conditions in use of FIFO

| SCxTFC <tfis></tfis> | Interrupt conditions                                                                                  |
|----------------------|-------------------------------------------------------------------------------------------------------|
| "0"                  | "The fill level of FIFO" is equal to "the fill level of FIFO interruption generation."                |
| 11.411               | "The fill level of FIFO" is smaller than or equal to "the fill level of FIFO intrruption generation." |

# 10.14.3 Error Generation

### 10.14.3.1 UART Mode



#### 10.14.3.2 IO Interface Mode



Note:Over-run error and Under-run error have no meaning in SCLK output mode.

# 10.15 Software Reset

Software reset is generated by writing SCxMOD2<SWRST[1:0]> as "10" followed by "01".

As a result, SCxMOD0<RXE>, SCxMOD1<TXE>, SCxMOD2<TBEMP><RBFLL><TXRUN>, SCxCR

<OERR><PERR><FERR> are initialized. And the receive circuit, the transmit circuit and the FIFO become initial stete. Other states are maintained.

# 10.16 Operation in Each Mode

### 10.16.1 Mode 0 (I/O interface mode)

Mode 0 consists of two modes, the SCLK output mode to output synchronous clock and the SCLK input mode to accept synchronous clock from an external source.

The following operational descriptions are for the case use of FIFO is disabled. For details of FIFO operation, refer to the previous sections describing receive/transmit FIFO functions.

#### 10.16.1.1 Transmitting Data

- (1) SCLK Output Mode
	- If the transmit double buffer is disabled  $(SCxMOD2\le WBUF> = "0")$

Data is output from the TXD pin and the clock is output from the SCLK pin each time the CPU writes data to the transmit buffer. When all data is output, an interrupt (INTTXx) is generated.

If the transmit double buffer is enabled (SCxMOD2<WBUF> = "1")

Data is moved from the transmit buffer to the transmit shift register when the CPU writes data to the transmit buffer while data transmission is halted or when data transmission from the transmit buffer (shift register) is completed. Simultaneously, the transmit buffer empty flag SCxMOD2<TBEMP> is set to "1", and the INTTXx interrupt is generated.

When data is moved from the transmit buffer to the transmit shift register, if the transmit buffer has no data to be moved to the transmit shift register, INTTXx interrupt is not generated and the SCLK output stops.

# **TOSHIBA**



# Figure 10-12 Transmit Operation in the I/O Interface Mode (SCLK Output Mode)

#### (2) SCLK Input Mode

• If double buffering is disabled  $(SCxMOD2\le WBUF> = "0")$ 

If the SCLK is input in the condition where data is written in the transmit buffer, 8-bit data is outputted from the TXD pin. When all data is output, an interrupt INTTXx is generated. The next transmit data must be written before the timing point "A" as shown in [Figure 10-13.](#page-278-0)

• If double buffer is enabled  $(SCxMOD2\le WBUF> = "1")$ 

Data is moved from the transmit buffer to the transmit shift register when the CPU writes data to the transmit buffer before the SCLK input becomes active or when data transmission from the transmit shift register is completed. Simultaneously, the transmit buffer empty flag SCxMOD2<TBEMP> is set to "1", and the INTTXx interrupt is generated.

If the SCLK input becomes active while no data is in the transmit buffer, although the internal bit counter is started, an under-run error occurs and 8-bit dummy data (0xFF) is sent.

# <span id="page-278-0"></span>**TOSHIBA**

1 1



SCLK0 input (<SCLKS>=0 Rising edge mode)

SCLK0 input<br>(<SCLKS>=1<br>Falling edge mode)

TXD0 bit 0 bit 1 bit 6

(INTTX0 interrupt request)

TBEMP

PERR (Functions to detect under-run errors)

<WBUF> = "1" (if double buffering is enabled and there is no data in buffer2)

bit 5  $\sqrt{ }$  bit 6  $\sqrt{ }$  'bit 7

Figure 10-13 Transmit Operation in the I/O Interface Mode (SCLK Input Mode)

ℌ

#### 10.16.1.2 Receive

#### (1) SCLK Output Mode

The SCLK output can be started by setting the receive enable bit SCxMOD0<RXE> to "1".

• If double buffer is disabled  $(SCxMOD2\le WBUF> = "0")$ 

A clock pulse is outputted from the SCLK pin and the next data is stored into the shift register each time the CPU reads received data. When all the 8 bits are received, the INTRXx interrupt is generated.

• If double buffer is enabled  $(SCxMOD2\le WBUF> = "1")$ 

Data stored in the shift register is moved to the receive buffer and the receive buffer can receive the next frame. A data is moved from the shift register to the receive buffer, the receive buffer full flag SCxMOD2<RBFLL> is set to "1" and the INTRXx is generated.

While data is in the receive buffer, if the data cannot be read from the receive buffer before completing reception of the next 8 bits, the INTRXx interrupt is not generated and the SCLK output stops. In this state, reading data from the receive buffer allows data in the shift register to move to the receive buffer and thus the INTRXx interrupt is generated and data reception resumes.

# **TOSHIBA**



Figure 10-14 Receive Operation in the I/O Interface Mode (SCLK Output Mode)

#### (2) SCLK Input Mode

In the SCLK input mode, receiving double buffering is always enabled, the received frame can be moved to the receive buffer from the shift register, and the receive buffer can receive the next frame successively.

The INTRx receive interrupt is generated each time received data is moved to the receive buffer.







#### 10.16.1.3 Transmit and Receive (Full-duplex)

- (1) SCLK Output Mode
	- If  $SCxMOD2\le WBUF>$  is set to "0" and the double buffers are disabled

SCLK is outputted when the CPU writes data to the transmit buffer.

Subsequently, 8 bits of data are shifted into receive buffer and the INTRXx receive interrupt is generated. Concurrently, 8 bits of data written to the transmit buffer are outputted from the TXD pin, the INTTXx transmit interrupt is generated when transmission of all data bits has been completed. Then, the SCLK output stops.

The next round of data transmission and reception starts when the data is read from the receive buffer and the next transmit data is written to the transmit buffer by the CPU. The order of reading the receive buffer and writing to the transmit buffer can be freely determined. Data transmission is resumed only when both conditions are satisfied.

・ If SCxMOD2<WBUF> is set to "1" and the double buffers are enabled

SCLK is outputted when the CPU writes data to the transmit buffer.

8 bits of data are shifted into the receive shift register, moved to the receive buffer, and the INTRXx interrupt is generated. While 8 bits of data is received, 8 bits of transmit data is outputted from the TXD pin. When all data bits are sent out, the INTTXx interrupt is generated and the next data is moved from the transmit buffer to the transmit shift register.

If the transmit buffer has no data to be moved to the transmit buffer (SCxMOD2<TBEMP>  $= 1$ ) or when the receive buffer is full (SCxMOD2<RBFULL> $= 1$ ), the SCLK output is stopped. When both conditions, receive data is read and transmit data is written, are satisfied, the SCLK output is resumed and the next round of data transmission and reception is started.



Figure 10-16 Transmit/Receive Operation in the I/O Interface Mode (SCLK Output Mode)

#### (2) SCLK Input Mode

・ If SCxMOD2<WBUF> is set to "0" and the transmit double buffer is disabled

When receiving data, double buffer is always enabled regardless of the SCxMOD2 <WBUF> settings.

8-bit data written in the transmit buffer is outputted from the TXD pin and 8 bit of data is shifted into the receive buffer when the SCLK input becomes active.The INTTXx interrupt is generated upon completion of data transmission. The INTTRXx interrupt is generated when the data is moved from shift register to receive buffer after completion of data reception.

Note that transmit data must be written into the transmit buffer before the SCLK input for the next frame (data must be written before the point A in [Figure 10-17](#page-285-0)). Data must be read before completing reception of the next frame data.

・ If SCxMOD2<WBUF> is set to "1" and the double buffer is enabled.

The interrupt INTRXx is generated at the timing the transmit buffer data is moved to the transmit shift register after completing data transmission from the transmit shift register. At the same time, data received is shifted to the shift register, it is moved to the receive buffer, and the INTRXx interrupt is generated.

Note that transmit data must be written into the transmit buffer before the SCLK input for the next frame (data must be written before the point A in [Figure 10-17](#page-285-0)). Data must be read before completing reception of the next frame data.

Upon the SCLK input for the next frame, transmission from transmit shift register (in which data has been moved from transmit buffer) is started while receive data is shifted into receive shift register simultaneously.

If data in receive buffer has not been read when the last bit of the frame is received, an overrun error occurs. Similarly, if there is no data written to transmit buffer when SCLK for the next frame is input, an under-run error occurs.

<span id="page-285-0"></span>

Figure 10-17 Transmit/Receive Operation in the I/O Interface Mode (SCLK Input Mode)

# 10.16.2 Mode 1 (7-bit UART mode)

The 7-bit UART mode can be selected by setting the serial mode control register ( $SCxMOD\leq SM[1:0]$ ) to "01".

In this mode, parity bits can be added to the transmit data stream; the serial mode control register (SCxCR<PE>) controls the parity enable/disable setting.

When <PE> is set to "1" (enable), either even or odd parity may be selected using the SCxCR<EVEN> bit. The length of the stop bit can be specified using SCxMOD2<SBLEN>.

The following table shows the control register settings for transmitting in the following data format.



#### 10.16.3 Mode 2 (8-bit UART mode)

The 8-bit UART mode can be selected by setting SCxMOD0<SM[1:0]> to "10." In this mode, parity bits can be added and parity enable/disable is controlled using SCxCR<PE>. If <PE> = "1" (enabled), either even or odd parity can be selected using SCxCR<EVEN>.

The control register settings for receiving data in the following format are as follows:





# 10.16.4 Mode 3 (9-bit UART mode)

The 9-bit UART mode can be selected by setting SCxMOD0<SM[1:0]> to "11." In this mode, parity bits must be disabled (SCxCR<PE $>$  = "0").

The most significant bit (9th bit) is written to bit 7 <TB8> of the serial mode control register 0 (SCxMOD0) for transmitting data. The data is stored in bit 7 <RB8> of the serial control register SCxCR.

When writing or reading data to/from the buffers, the most significant bit must be written or read first before writing or reading to/from SCxBUF.

The stop bit length can be specified using SCxMOD2<SBLEN>.

#### 10.16.4.1 Wakeup function

In the 9-bit UART mode, slave controllers can be operated in the wake-up mode by setting the wake-up function control bit SCxMOD0<WU> to "1."

In this case, the interrupt INTRXx will be generated only when SCxCR<RB8> is set to "1".

Note:The TXD pin of the slave controller must be set to the open drain output mode using the ODE register.



Figure 10-18 Serial Links to Use Wake-up Function
#### 10.16.4.2 Protocol

- 1. Select the 9-bit UART mode for the master and slave controllers.
- 2. Set SCxMOD<WU> to "1" for the slave controllers to make them ready to receive data.
- 3. The master controller is to transmit a single frame of data that includes the slave controller select code (8 bits). In this, the most significant bit (bit 8)  $\langle TB8 \rangle$  must be set to "1".



- 4. Each slave controller receives the above data frame; if the code received matches with the controller's own select code, it clears the WU bit to "0".
- 5. The master controller transmits data to the designated slave controller (the controller of which SCxMOD<WU> bit is cleared to "0"). In this, the most significant bit (bit 8) <TB8> must be set to "0".



6. The slave controllers with the <WU> bit set to "1" ignore the receive data because the most significant bit (bit 8) <RB8> is set to "0" and thus no interrupt (INTRXx) is generated.Also, the slave controller with the <WU> bit set to "0" can transmit data to the master controller to inform that the data has been successfully received.

10. Serial Channel (SIO/UART)

### 10.16 Operation in Each Mode

# 11. Serial Bus Interface (I2C/SIO)

The TMPM330FDFG/FYFG/FWFG contains three Serial Bus Interface (I2C/SIO) channels, in which the following two operating modes are included:

- ・ I2C bus mode (with multi-master capability)
- ・ Clock-synchronous 8-bit SIO mode

In the I2C bus mode, the I2C/SIO is connected to external devices via SCL and SDA.

In the clock-synchronous 8-bit SIO mode, the I2C/SIO is connected to external devices via SCK, SI and SO.

The following table shows the programming required to put the I2C/SIO in each operating mode.

Table 11-1 Port settings for using serial bus interface

| channel          | Operating<br>mode            | pin                             | Port Function Regis-<br>ter | Port Output Control Register                                      | Port Input Control Register                                       | Port Open Drain<br><b>Output Control</b><br>Register |
|------------------|------------------------------|---------------------------------|-----------------------------|-------------------------------------------------------------------|-------------------------------------------------------------------|------------------------------------------------------|
| SBI0             | I <sub>2</sub> C<br>bus mode | SCL0:PG1<br>SDA0:PG0            | $PGFR1[1:0] = "11"$         | $PGCR[1:0] = "11"$                                                | $PGIE[1:0] = "11"$                                                | $PGOD[1:0] = "11"$                                   |
|                  | SIO mode                     | SCK0:PG2<br>SI0:PG1<br>SO0:PG0  | PGFR1[2:0] = "111"          | PGCR[2:0] = "101" (SCK0 output)<br>PGCR[2:0] = "001"(SCK0 input)  | PGIE[2:0] = "010" (SCK0 output)<br>PGIE[2:0] = "110" (SCK0 input) | $PGOD[2:0] = "xxx"$                                  |
| SBI <sub>1</sub> | I <sub>2</sub> C<br>bus mode | SCL1:PF5<br>SDA1:PF4            | $PFFR1[5:4] = "11"$         | $PFCR[5:4] = "11"$                                                | PFIE[5:4] = "11"                                                  | $PFOD[5:4] = "11"$                                   |
|                  | SIO mode                     | SCK1:PF6<br>SI1:PF5<br>SO1:PF4  | PFFR1[6:4] = "111"          | PFCR[6:4] = "101" (SCK1output)<br>PFCR[6:4] = "001" (SCK1 input)  | PFIE[6:4] = "010" (SCK1 output)<br>PFIE[6:4] = "110" (SCK1 input) | $PFOD[6:4] = "xxx"$                                  |
| SBI <sub>2</sub> | I <sub>2</sub> C<br>bus mode | SCL2:PG5<br>SDA2:PG4            | $PGFR1[5:4] = "11"$         | $PGCR[5:4] = "11"$                                                | $PGIE[5:4] = "11"$                                                | $PGOD[5:4] = "11"$                                   |
|                  | SIO mode                     | SCK2:PG6<br>SI2: PG5<br>SO2:PG4 | PGFR1[6:4] = "111"          | PGCR[6:4] = "101" (SCK2 output)<br>PGCR[6:4] = "001" (SCK2 input) | PGIE[6:4] = "010" (SCK2 output)<br>PGIE[6:4] = "110" (SCK2 input) | $PGOD[6:4] = "xxx"$                                  |

Note:x: Don't care

11.1 Configuration

# 11.1 Configuration

The configuration is shown in Figure 11-1.



Figure 11-1 (I2C/SIO) Block Interface

## 11.2 Register

The following registers control the serial bus interface and provide its status information for monitoring.

The register below performs different functions depending on the mode. For details, refer to ["11.4 Control Registers](#page-294-0) [in the I2C Bus Mode"](#page-294-0) and ["11.7 Control register of SIO mode"](#page-316-0).

## 11.2.1 Registers for each channel

The tables below show the registers and register addresses for each channel.





## 11.3 I2C Bus Mode Data Format

Figure 11-2 shows the data formats used in the I2C bus mode.



Figure 11-2 I2C Bus Mode Data Formats

<span id="page-294-0"></span>The following registers control the serial bus interface in the I2C bus mode and provide its status information for monitoring.

## 11.4.1 SBIxCR0(Control register 0)







## 11.4.2 SBIxCR1(Control register 1)



- Note 1: **Clear <BC[2:0]> to "000" before switching the operation mode to the SIO mode.**
- Note 2: **For details on the SCL line clock frequency, refer to ["11.5.1 Serial Clock"](#page-301-0).**
- Note 3: **After a reset, the <SCK[0]/SWRMON> bit is read as "1". However, if the SIO mode is selected at the SBIxCR2 register, the initial value of the <SCK[0]> bit is "0".**
- Note 4: **The initial value for selecting a frequency is <SCK[2:0]>=000 and is independent of the read initial value.**

## 11.4.3 SBIxCR2(Control register 2)

This register serves as SBIxSR register by reading it.





Note:**Make sure that modes are not changed during a communication session.Ensure that the bus is free before switching the operating mode to the port mode. Ensure that the port is at the "High" level before switching the operating mode from the port mode to the I2C bus or clock-synchronous 8-bit SIO mode.**

# **TOSHIBA**

## 11.4.4 SBIxSR (Status Register)

This register serves as SBIxCR2 by writing to it.







## 11.4.5 SBIxBR0(Serial bus interface baud rate register 0)



## 11.4.6 SBIxDBR (Serial bus interface data buffer register)





- Note 1: **The transmission data must be written in to the register from the MSB (bit 7). The received data is stored in the LSB.**
- Note 2: **Since SBIxI2CAR has independent buffers for writing and reading, a written data cannot be read. Thus, readmodify-write instructions, such as bit manipulation, cannot be used.**



## 11.4.7 SBIxI2CAR (I2Cbus address register)



Note 1: **Please set the bit 0 <ALS> of I2C bus address register SBIxI2CAR to "0", except when you use a free data format. It operates as a free data format when setting it to "1". Selecting the master fixes to transmission. Selecting the slave fixes to reception.**

Note 2: **Do not set SBIxI2CAR to "0x00" in slave mode. (If SBIxI2CAR is set to "0x00", it's recognized that the slave address matches the START byte ("0x01") of the I2C standard received in slave mode.)**

## <span id="page-301-0"></span>11.5 Control in the I2C Bus Mode

### 11.5.1 Serial Clock

#### 11.5.1.1 Clock source

 $SBIxCR1 < SCK[2:0]$  specifies the maximum frequency of the serial clock to be output from the SCL pin in the master mode.



### Figure 11-3 Clock source

Note:**The maximum speeds in the standard and high-speed modes are specified to 100kHz and 400kHz respectively following the communications standards. Notice that the internal SCL clock frequency is determined by the fsys used and the calculation formula shown above.**

#### 11.5.1.2 Clock Synchronization

The I2C bus is driven by using the wired-AND connection due to its pin structure. The first master that pulls its clock line to the "Low" level overrides other masters producing the "High" level on their clock lines. This must be detected and responded by the masters producing the "High" level.

Clock synchronization assures correct data transfer on a bus that has two or more master.

For example, the clock synchronization procedure for a bus with two masters is shown below.





At the point a, Master A pulls its internal SCL output to the "Low" level, bringing the SCL bus line to the "Low" level. Master B detects this transition, resets its "High" level period counter, and pulls its internal SCL output level to the "Low" level.

Master A completes counting of its "Low" level period at the point b, and brings its internal SCL output to the "High" level. However, Master B still keeps the SCL bus line at the "Low" level, and Master A stops counting of its "High" level period counting.After Master A detects that Master B brings its internal SCL output to the "High" level and brings the SCL bus line to the "High" level at the point c, it starts counting of its "High" level period.

After that Master finishes counting the "High" level period, the Master pulls the SCL pin to "Low" and the SCL bus line becomes "Low".

This way, the clock on the bus is determined by the master with the shortest "High" level period and the master with the longest "Low" level period among those connected to the bus.

### 11.5.2 Setting the Acknowledgement Mode

Setting SBIxCR1<ACK> to "1" selects the acknowledge mode.When operating as a master, the SBI adds one clock for acknowledgment signal. In slave mode, the clock for acknowledgement signals is counted. In transmitter mode, the SBI releases the SDAx pin during clock cycle to receive acknowledgement signals from the receiver. In receiver mode, the SBI pulls the SDAx pin to the "Low" level during the clock cycle and generates acknowledgement signals. Also in slave mode, if a general-call address is received, the SBI pulls the SDAx pin to the "Low" level during the clock cycle and generates acknowledgement signals.

By setting  $\leq$ ACK $>$  to "0", the non-acknowledgment mode is activated. When operating as a master, the SBI does not generate clock for acknowledgement signals. In slave mode, the clock for acknowledgement signals is counted.

### 11.5.3 Setting the Number of Bits per Transfer

 $SBIXCR1 < BC[2:0]$  specifies the number of bits of the next data to be transmitted or received.

Under the start condition,  $\langle BC[2:0] \rangle$  is set to "000", causing a slave address and the direction bit to be transferred in a packet of eight bits. At other times,  $\langle BC[2:0] \rangle$  keeps a previously programmed value.

## 11.5.4 Slave Addressing and Address Recognition Mode

Setting "0" to SBIxI2CAR<ALS> and a slave address in SBIxI2CAR<SA[6:0]> sets addressing format, and then the SBI recognizes a slave address transmitted by the master device and receives data in the addressing format.

If <ALS> is set to "1", the SBI does not recognize a slave address and receives data in the free data format. In the case of free data format, a slave address and a direction bit are not recognized; they are recognized as data immediately after generation of the start condition.

### 11.5.5 Operating mode

The setting of SBIxCR2<SBIM[1:0]> controls the operating mode. To operate in I2C mode, ensure that the serial bus interface pins are at "High" level before setting  $\leq$ SBIM[1:0] $>$  to "10". Also, ensure that the bus is free before switching the operating mode to the port mode.

### 11.5.6 Configuring the SBI as a Transmitter or a Receiver

Setting SBIxCR2<TRX> to "1" configures the SBI as a transmitter. Setting <TRX> to "0" configures the SBI as a receiver.

At the slave mode:

- ・ when data is transmitted in the addressing format.
- ・ when the received slave address matches the value specified at SBIxI2CAR.
- when a general-call address is received; i.e., the eight bits following the start condition are all zeros.

If the value of the direction bit  $(R/\overline{W})$  is "1", <TRX> is set to "1" by the hardware. If the bit is "0", <TRX> is set to "0".

As a master device, the SBI receives acknowledgement from a slave device. If the direction bit of "1" is transmitted, <TRX> is set to "0" by the hardware. If the direction bit is "0", <TRX> changes to "1". If the SBI does not receive acknowledgement, <TRX> retains the previous value.

 $\langle TRX \rangle$  is cleared to "0" by the hardware when it detects the stop condition on the bus or the arbitration lost.

If SBI is used in free data format, <TRX> is not changed by the hardware.

### 11.5.7 Configuring the SBI as a Master or a Slave

Setting SBIxCR2<MST> to "1" configures the SBI to operate as a master device.

Setting <MST> to "0" configures the SBI as a slave device. <MST> is cleared to "0" by the hardware when it detects the stop condition on the bus or the arbitration lost.

### 11.5.8 Generating Start and Stop Conditions

When SBIxSR<BB> is "0", writing "1" to SBIxCR2<MST, TRX, BB, PIN> causes the SBI to start a sequence for generating the start condition and to output the slave address and the direction bit prospectively written in the data buffer register. <ACK> must be set to "1" in advance.





When <BB> is "1", writing "1" to <MST, TRX, PIN> and "0" to <BB> causes the SBI to start a sequence for generating the stop condition on the bus. The contents of <MST, TRX, BB, PIN> should not be altered until the stop condition appears on the bus.

If SCL bus line is pulled "Low" by other devices when the stop condition is generated, the stop condition is generated after the SCL line is released.



## Figure 11-6 Generating the Stop Condition

SBIxSR<BB> can be read to check the bus state. <BB> is set to "1" when the start condition is detected on the bus (the bus is busy), and cleared to "0" when the stop condition is detected (the bus is free).

### 11.5.9 Interrupt Service Request and Release

In master mode, a serial bus interface request (INTSBIx) is generated when the transfer of the number of clock cycles set by <BC> and <ACK> is completed.

In slave mode, INTSBIx is generated under the following conditions.

- ・ After output of the acknowledge signal which is generated when the received slave address matches the slave address set to SBIxI2CAR<SA[6:0]>.
- ・ After the acknowledge signal is generated when a general-call address is received.
- When the slave address matches or a data transfer is completed after receiving a general-call address.

In the address recognition mode ( $\langle ALS \rangle =$  "0"), INTSBIx is generated when the received slave address matches the values specified at SBIxI2CAR or when a general-call (eight bits data following the start condition is all "0") is received.

When an interrupt request (INTSBIx) is generated, SBIxCR2<PIN> is cleared to "0". While <PIN> is cleared to "0", the SBI pulls the SCL line to the "Low" level.

 $\langle$ PIN> is set to "1" when data is written to or read from SBIxDBR. It takes a period of t<sub>LOW</sub> for the SCL line to be released after <PIN> is set to "1". When the program writes "1" to <PIN>, it is set to "1". However, writing "0" does not clear this bit to "0".

Note: When arbitration is lost in master mode, <PIN> is not cleared to "0" if the slave address does not match (INTSBIx is generated).

### 11.5.10 Arbitration Lost Detection Monitor

The I2C bus has the multi-master capability (there are two or more masters on a bus), and requires the bus arbitration procedure to ensure correct data transfer.

A master that attempts to generate the start condition while the bus is busy loses bus arbitration, with no start condition occurring on the SDA and SCL lines.The I2C-bus arbitration takes place on the SDA line.

The arbitration procedure for two masters on a bus is shown below.

Up until the point a, Master A and Master B output the same data. At the point a, Master A outputs the "Low" level and Master B outputs the "High" level.

Then Master A pulls the SDA bus line to the "Low" level because the line has the wired-AND connection. When the SCL line goes high at the point b, the slave device reads the SDA line data, i.e., data transmitted by Master A. At this time, data transmitted by Master B becomes invalid.

This condition of Master B is called "Arbitration Lost". Master B releases its SDA pin, so that it does not affect the data transfer initiated by another master. If two or more masters have transmitted exactly the same first data word, the arbitration procedure continues with the second data word.



Figure 11-7 Lost Arbitration

A master compares the SDA bus line level and the internal SDA output level at the rising of the SCL line. If there is a difference between these two values, Arbitration Lost occurs and SBIxSR<AL> is set to "1".

When  $\langle AL \rangle$  is set to "1", SBIxSR $\langle MST, TRX \rangle$  are cleared to "0", causing the SBI to operate as a slave receiver.Therefore, the serial bus interface circuit stops the clock output during data transfer after <AL> is set to "1".

<AL> is cleared to "0" when data is written to or read from SBIxDBR or data is written to SBIxCR2.



Figure 11-8 Example of Master B Lost Arbitration (D7A = D7B, D6A = D6B)

### 11.5.11 Slave Address Match Detection Monitor

When the SBI operates as a slave device in the address recognition mode (SBIxI2CAR<ALS>="0"), SBIxSR<AAS> is set to "1" on receiving the general-call address or the slave address that matches the value specified at SBIxI2CAR.

When <ALS> is "1", <AAS> is set to "1" when the first data word has been received. <AAS> is cleared to "0" when data is written to or read from SBIxDBR.

### 11.5.12 General-call Detection Monitor

When the SBI operates as a slave device, SBIxSR<AD0> is set to "1" when it receives the general-call address; i.e., the eight bits following the start condition are all zeros.

<AD0> is cleared to "0" when the start or stop condition is detected on the bus.

### 11.5.13 Last Received Bit Monitor

SBIxSR<LRB> is set to the SDA line value that was read at the rising of the SCL line.

In the acknowledgment mode, reading SBIxSR<LRB> immediately after generation of the INTSBIx interrupt request causes ACK signal to be read.

### 11.5.14 Data Buffer Register (SBIxDBR)

Reading or writing SBIxDBR initiates reading received data or writing transmitted data.

When the SBI is acting as a master, setting a slave address and a direction bit to this register generates the start condition.

### 11.5.15 Baud Rate Register (SBIxBR0)

The SBIxBR0<I2SBI> register determines if the SBI operates or not when it enters the IDLE mode.

This register must be programmed before executing an instruction to switch to the standby mode.

### 11.5.16 Software Reset

If the serial bus interface circuit locks up due to external noise, it can be initialized by using a software reset.

Writing "10" followed by "01" to SBIxCR2<SWRST[1:0]> generates a reset signal that initializes the serial bus interface circuit. After a reset, all control registers and status flags are initialized to their reset values. When the serial bus interface is initialized, <SWRST> is automatically cleared to "0".

Note:A software reset causes the SBI operating mode to switch from the I2C mode to the port mode.

## <span id="page-307-0"></span>11.6 Data Transfer Procedure in the I2C Bus ModeI2C

### 11.6.1 Device Initialization

First, program SBIxCR1<ACK, SCK[2:0]>. Writing "000" to SBIxCR1<BC[2:0]> at the time.

Next, program SBIxI2CAR by specifying a slave address at <SA[6:0]> and an address recognition mode at <ALS>. (<ALS> must be cleared to "0" when using the addressing format).

To configure the Serial Bus Interface as a slave receiver, ensure that the serial bus interface pin is at "High" first. Then write "0" to SBIxCR2<MST, TRX, BB>, "1" to <PIN>, "10" to <SBIM[1:0]> and "0" to the bit 1 and 0.

Note:Initialization of the serial bus interface circuit must be completed within a period that any device does not generate start condition after all devices connected to the bus were initialized. If this rule is not followed, data may not be received correctly because other devices may start transfer before the initialization of the serial bus interface circuit is completed.



Note:X; Don't care

## 11.6.2 Generating the Start Condition and a Slave Address

#### 11.6.2.1 Master mode

In the master mode, the following steps are required to generate the start condition and a slave address.

First, ensure that the bus is free ( $\langle B\text{B} \rangle =$  "0"). Then, write "1" to SBIxCR1 $\langle ACK \rangle$  to select the acknowledgment mode. Write to SBIxDBR a slave address and a direction bit to be transmitted.

When  $\langle BB \rangle = "0"$ , writing "1111" to SBIxCR2 $\langle MST, TRX, BB, PIN \rangle$  generates the start condition on the bus. Following the start condition, the SBI generates nine clocks from the SCL pin. The SBI outputs the slave address and the direction bit specified at SBIxDBR with the first eight clocks, and releases the SDA line in the ninth clock to receive an acknowledgment signal from the slave device.

The INTSBIx interrupt request is generated on the falling of the ninth clock, and <PIN> is cleared to "0". In the master mode, the SBI holds the SCL line at the "Low" level while <PIN> is = "0".<TRX> changes its value according to the transmitted direction bit at generation of the INTSBIx interrupt request, provided that an acknowledgment signal has been returned from the slave device.

Note:To output salve address, check with software that the bus is free before writing to SBIxDBR. If this rule is not followed, data being output on the bus may get ruined.

# TOSHIBA

#### Settings in main routine



#### 11.6.2.2 Slave mode

In the slave mode, the SBI receives the start condition and a slave address.

After receiving the start condition from the master device, the SBI receives a slave address and a direction bit from the master device during the first eight clocks on the SCL line.

If the received address matches its slave address specified at SBIxI2CAR or is equal to the general-call address, the SBI pulls the SDA line to the "Low" level during the ninth clock and outputs an acknowledgment signal.

The INTSBIx interrupt request is generated on the falling of the ninth clock, and <PIN> is cleared to "0". In the slave mode, the SBI holds the SCL line at the "Low" level while <PIN> is "0".





### 11.6.3 Transferring a Data Word

At the end of a data word transfer, the INTSBIx interrupt is generated to test <MST> to determine whether the SBI is in the master or slave mode.

#### 11.6.3.1 Master mode (<MST> = "1")

Test <TRX> to determine whether the SBI is configured as a transmitter or a receiver.

#### (1) Transmitter mode (<TRX> = "1")

Test <LRB>. If <LRB> is "1", that means the receiver requires no further data.

The master then generates the stop condition as described later to stop transmission.

If <LRB> is "0", that means the receiver requires further data.If the next data to be transmitted has eight bits, the data is written into SBIxDBR. If the data has different length,  $\langle BC[2:0] \rangle$  and  $\langle ACK \rangle$ are programmed and the transmit data is written into SBIxDBR. Writing the data makes <PIN> to "1", causing the SCL pin to generate a serial clock for transferring a next data word, and the SDA pin to transfer the data word.

After the transfer is completed, the INTSBIx interrupt request is generated, <PIN> is cleared to "0", and the SCL pin is pulled to the "Low" level.

To transmit more data words, test <LRB> again and repeat the above procedure.

#### INTSBIx interrupt

```
if MST = 0 Then go to the slave-mode processing.
if TRX = 0 Then go to the receiver-mode processing.
if LRB = 0 Then go to processing for generating the stop condition.
SBIxCR1 ← X X X X 0 X X X Specifies the number of bits to be transmitted and
                                                         specify whether ACK is required.
SBIxDBR ← X X X X X X X X X Writes the transmit data.
 End of interrupt processing.
```
Note:**X; Don't care**

#### **TMPM330FDFG/FYFG/FWFG**







#### (2) Receiver mode (<TRX> = "0")

If the next data to be transmitted has eight bits, the transmit data is written into SBIxDBR.

If the data has different length, <BC[2:0]> and <ACK> are programmed and the received data is read from SBIxDBR to release the SCL line. (The data read immediately after transmission of a slave address is undefined.)On reading the data, <PIN> is set to "1", and the serial clock is output to the SCL pin to transfer the next data word.In the last bit, when the acknowledgment signal becomes the "Low" level, "0" is output to the SDA pin.

After that, the INTSBIx interrupt request is generated, and <PIN> is cleared to "0", pulling the SCL pin to the "Low" level.Each time the received data is read from SBIxDBR, one-word transfer clock and an acknowledgement signal are output.



## Figure 11-11 <BC[2:0]>= "000",<ACK>= "1" (Receiver Mode)

To terminate the data transmission from the transmitter, <ACK> must be cleared to "0" immediately before reading the data word second to last.

This disables generation of an acknowledgment clock for the last data word.

When the transfer is completed, an interrupt request is generated. After the interrupt processing, <BC [2:0]> must be set to "001" and the data must be read so that a clock is generated for 1-bit transfer.

At this time, the master receiver holds the SDA bus line at the "High" level, which signals the end of transfer to the transmitter as an acknowledgment signal.

In the interrupt processing for terminating the reception of 1-bit data, the stop condition is generated to terminate the data transfer.





Example: When receiving N data word



Note:X; Don't care

#### 11.6.3.2 Slave mode (<MST> = "0")

In the slave mode, the SBI generates the INTSBIx interrupt request on four occasions:

1) when the SBI has received any slave address from the master.

2) when the SBI has received a general-call address.

3) when the received slave address matches its address.

4) when a data transfer has been completed in response to a general-call.

Also, if the SBI detects Arbitration Lost in the master mode, it switches to the slave mode.

Upon the completion of data word transfer in which Arbitration Lost is detected, the INTSBIx interrupt request is generated, <PIN> is cleared to "0", and the SCL pin is pulled to the "Low" level.

When data is written to or read from SBIxDBR or when <PIN> is set to "1", the SCLx pin is released after a period of  $t_{\text{LOW}}$ .

In the slave mode, the normal slave mode processing or the processing as a result of Arbitration Lost is carried out.

SBIxSR<AL>, <TRX>, <AAS> and <AD0> are tested to determine the processing required.

["Table 11-2 Processing in Slave Mode"s](#page-313-0)hows the slave mode states and required processing.

Example: When the received slave address matches the SBI's own address and the direction bit is "1" in the slave receiver mode.

#### INTSBIx interrupt

if  $TRX = 0$  Then go to other processing. if  $AL = 0$  Then go to other processing. if  $AAS = 0$  Then go to other processing.  $SBlxCR1 \leftarrow X \quad X \quad X \quad 1 \quad 0 \quad X \quad X \quad X$  Sets the number of bits to be transmitted.  $SBlxDRR$  ← X X X X 0 X X X Sets the transmit data

Note:X; Don't care

<span id="page-313-0"></span>



### 11.6.4 Generating the Stop Condition

When SBIxSR<BB> is "1", writing "1" to SBIxCR2<MST, TRX, PIN> and "0" to <BB> causes the SBI to start a sequence for generating the stop condition on the bus.

Do not alter the contents of <MST, TRX, BB, PIN> until the stop condition appears on the bus.

If another device is holding down the SCL bus line, the SBI waits until the SCL line is released.

After that, the SDA pin goes "High", causing the stop condition to be generated.

 7 6 5 4 3 2 1 0 SBIxCR2  $\leftarrow$  1 1 0 1 1 0 0 0 0 Generates the stop condition.



Figure 11-13 Generating the Stop Condition

### 11.6.5 Restart Procedure

Restart is used when a master device changes the data transfer direction without terminating the transfer to a slave device.The procedure of generating a restart in the master mode is described below.

First, write SBIxCR2<MST, TRX, BB> to "0" and write "1" to <PIN> to release the bus. At this time, the SDAx pin is held at the "High" level and the SCLx pin is released. Because no stop condition is generated on the bus, other devices recognize that the bus is busy.

Then, test SBIxSR<BB> and wait until it becomes "0" to ensure that the SCLx pin is released.

Next, test <LRB> and wait until it becomes "1" to ensure that no other device is pulling the SCLx bus line to the "Low" level.

Once the bus is determined to be free by following the above procedures, follow the procedures described in ["11.6.2 Generating the Start Condition and a Slave Address"t](#page-307-0)o generate the start condition.

To satisfy the setup time of restart, at least 4.7μs wait period (in the standard mode) must be created by the software after the bus is determined to be free.

```
Note 1: Do not write <MST> to "0" when it is "0". (Restart cannot be initiated.)
```
Note 2: **When the master device is acting as a receiver, data transmission from the slave device which serves as a transmitter must be completed before generating a restart. To complete data transfer, slave device must receive a "High" level acknowledge signal. For this reason, <LBR> before generating a** **restart becomes "1", the rising edge of the SCL line is not detected even <LBR>= "1" is confirmed by following the restart procedure. To check the status of the SCL line, read the port.**



Note:X; Don't care



Figure 11-14 Timing Chart of Generating a Restart

## <span id="page-316-0"></span>11.7 Control register of SIO mode

The following registers control the serial bus interface in the clock-synchronous 8-bit SIO mode and provide its status information for monitoring.

## 11.7.1 SBIxCR0(control register 0)





#### 11.7 Control register of SIO mode



## 11.7.2 SBIxCR1(Control register 1)



- Note 1: **After a reset, the <SCK[0]> bit is read as "1". However, if the SIO mode is selected at the SBIxCR2 register, the initial value is read as "0". In this document, the value written in the column "after reset" is the value after setting the SIO mode in the initial state. The descriptions of the SBIxCR2 register and the SBIxSR register are the same.**
- Note 2: **Set <SIOS> to "0" and <SIOINH> to "1" before programming the transfer mode and the serial clock.**



## 11.7.3 SBIxDBR (Data buffer register)



Note 1: **The transmission data must be written in to the register from the MSB (bit 7). The received data is stored in the LSB.**

Note 2: **Since SBIxI2CAR has independent buffers for writing and reading, a written data cannot be read. Thus, readmodify-write instructions, such as bit manipulation, cannot be used.**

#### 11.7 Control register of SIO mode

## 11.7.4 SBIxCR2(Control register 2)



This register serves as SBIxSR register by writing to it.



Note 1: **In this document, the value written in the column "after reset" is the value after setting the SIO mode in the initial state.**

Note 2: **Make sure that modes are not changed during a communication session.**

# **TOSHIBA**

## 11.7.5 SBIxSR (Status Register)

This register serves as SBIxCR2 by writing to it.





Note:**In this document, the value written in the column "after reset" is the value after setting the SIO mode in the initial state.**

#### 11.7 Control register of SIO mode



## 11.7.6 SBIxBR0 (Baud rate register 0)



## 11.8 Control in SIO mode

### 11.8.1 Serial Clock

#### 11.8.1.1 Clock source

Internal or external clocks can be selected by programming SBIxCR1<SCK[2:0]>.

#### (1) Internal clocks

In the internal clock mode, one of the seven frequencies can be selected as a serial clock, which is output to the outside through the SCKx pin.

At the beginning of a transfer, the SCKx pin output becomes the "High" level.

If the program cannot keep up with this serial clock rate in writing the transmit data or reading the received data, the SBI automatically enters a wait period. During this period, the serial clock is stopped automatically and the next shift operation is suspended until the processing is completed.



Figure 11-15 Automatic Wait

#### (2) External clock (<SCK[2:0]> = "111")

The SBI uses an external clock supplied from the outside to the SCKx pin as a serial clock.

For proper shift operations, the serial clock at the "High" and "Low" levels must have the pulse widths as shown below.



 $f_{SCKI}$ ,  $f_{SCKH}$  > 4/fsys

## Figure 11-16 Maximum Transfer Frequency of External Clock Input

#### 11.8.1.2 Shift Edge

Leading-edge shift is used in transmission. Trailing-edge shift is used in reception.

- Leading-edge shift

Data is shifted at the leading edge of the serial clock (or the falling edge of the SCKx pin input/ output).

- Trailing-edge shift

Data is shifted at the trailing edge of the serial clock (or the rising edge of the SCKx pin input/ output).




### 11.8.2 Transfer Modes

The transmit mode, the receive mode or the transmit/receive mode can be selected by programming SBIxCR1<SIOM[1:0]>.

### 11.8.2.1 8-bit transmit mode

Set the control register to the transmit mode and write the transmit data to SBIxDBR.

After writing the transmit data, writing "1" to SBIxCR1<SIOS> starts the transmission. The transmit data is moved from SBIxDBR to a shift register and output to the SO pin, with the least-significant bit (LSB) first, in synchronization with the serial clock. Once the transmit data is transferred to the shift register, SBIxDBR becomes empty, and the INTSBIx (buffer-empty) interrupt is generated, requesting the next transmit data.

In the internal clock mode, the serial clock will be stopped and automatically enter the wait state, if next data is not loaded after the 8-bit data has been fully transmitted. The wait state will be cleared when SBIxDBR is loaded with the next transmit data.

In the external clock mode, SBIxDBR must be loaded with data before the next data shift operation is started. Therefore, the data transfer rate varies depending on the maximum latency between when the interrupt request is generated and when SBIxDBR is loaded with data in the interrupt service program.

At the beginning of transmission, the same value as in the last bit of the previously transmitted data is output in a period from setting SBIxSR<SIOF> to "1" to the falling edge of SCK.

Transmission can be terminated by clearing <SIOS> to "0" or setting <SIOINH> to "1" in the INTSBIx interrupt service program. If <SIOS> is cleared, remaining data is output before transmission ends. The program checks SBIxSR<SIOF> to determine whether transmission has come to an end. <SIOF> is cleared to "0" at the end of transmission. If <SIOINH> is set to "1", the transmission is aborted immediately and  $\leq$ SIOF $>$  is cleared to "0".

When in the external clock mode,  $\langle$ SIOS $>$  must be cleared to "0" before next data shifting. If  $\langle$ SIOS $>$  does not be cleared to "0" before next data shifting, SBI output dummy data and stopped.







Example: Example of programming (external clock) to terminate transmission by <SIO>



### 11.8.2.2 8-bit receive mode

Set the control register to the receive mode. Then writing "1" to SBIxCR1<SIOS> enables reception.Data is taken into the shift register from the SI pin, with the least-significant bit (LSB) first, in synchronization with the serial clock. Once the shift register is loaded with the 8-bit data, it transfers the received data to SBIxDBR and the INTSBIx (buffer-full) interrupt request is generated to request reading the received data. The interrupt service program then reads the received data from SBIxDBR.

In the internal clock mode, the serial clock will be stopped and automatically be in the wait state until the received data is read from SBIxDBR.

In the external clock mode, shift operations are executed in synchronization with the external clock. The maximum data transfer rate varies, depending on the maximum latency between generating the interrupt request and reading the received data

Reception can be terminated by clearing <SIOS> to "0" or setting <SIOINH> to "1" in the INTSBIx interrupt service program. If <SIOS> is cleared, reception continues until all the bits of received data are written to SBIxDBR. The program checks SBIxSR<SIOF> to determine whether reception has come to an end.<SIOF> is cleared to "0" at the end of reception. After confirming the completion of the reception, last received data is read. If <SIOINH> is set to "1", the reception is aborted immediately and <SIOF> is cleared to "0". (The received data becomes invalid, and there is no need to read it out.)





### Figure 11-19 Receive Mode (Example: Internal Clock)

### 11.8.2.3 8-bit transmit/receive mode

Set the control register to the transfer/receive mode. Then writing the transmit data to SBIxDBR and setting SBIxCR1<SIOS> to "1" enables transmission and reception.The transmit data is output through the SOx pin at the falling of the serial clock, and the received data is taken in through the SI pin at the rising of the serial clock, with the least-significant bit (LSB) first. Once the shift register is loaded with the 8-bit data, it transfers the received data to SBIxDBR and the INTSBIx interrupt request is generated.The interrupt service program reads the received data from the data buffer register and writes the next transmit data. Because SBIxDBR is shared between transmit and receive operations, the received data must be read before the next transmit data is written.

In the internal clock operation, the serial clock will be automatically in the wait state until the received data is read and the next transmit data is written.

In the external clock mode, shift operations are executed in synchronization with the external serial clock. Therefore, the received data must be read and the next transmit data must be written before the next shift operation is started.The maximum data transfer rate for the external clock operation varies depending on the maximum latency between when the interrupt request is generated and when the transmit data is written.

At the beginning of transmission, the same value as in the last bit of the previously transmitted data is output in a period from setting <SIOF> to "1" to the falling edge of SCK.

Transmission and reception can be terminated by clearing <SIOS> to "0" or setting SBIxCR1<SIOINH> to "1" in the INTSBIx interrupt service program. If <SIOS> is cleared, transmission and reception continue until the received data is fully transferred to SBIxDBR. The program checks SBIxSR<SIOF> to determine whether transmission and reception have come to an end. <SIOF> is cleared to "0" at the end of transmission and reception.If <SIOINH> is set to "1", the transmission and reception is aborted immediately and <SIOF> is cleared to "0".

#### Note:**The contents of SBIxDBR will not be retained after the transfer mode is changed. The ongoing transmission and reception must be completed by clearing <SIOS> to "0" and the last received data must be read before the transfer mode is changed.**



Figure 11-20 Transmit/Receive Mode (Example: Internal Clock)



### 11.8.2.4 Data retention time of the last bit at the end of transmission

Under the condition SBIxCR1<SIOS>= "0", the last bit of the transmitted data retains the data of SCK rising edge as shown below. Transmit mode and transmit/receive mode are the same.



Figure 11-21 Data retention time of the last bit at the end of transmission

### 11.8 Control in SIO mode

# <span id="page-330-0"></span>**TOSHIBA**

# 12. Consumer Electronics Control (CEC)

## 12.1 Outline

This IP enables to transmit or receive data that conforms to Consumer Electronics Control (hereafter referred to as CEC) protocol.

This IP can operate conformably to HDMI 1.3a specifications.

### 12.1.1 Reception

・ Clock sampling at 32.768kHz

-Adjustable noise canceling time

- ・ Data reception per 1byte
	- -Flexible data sampling point

-Data reception is available even when an address discrepancy is detected.

・ Error detection

-Cycle error (min./max.)

- -ACK collision
- -Waveform error

### 12.1.2 Transmission

・ Data transmission per 1byte

-Triggered by auto-detection of bus free state

- ・ Flexible waveform
	- -Adjustable rising edge and cycle
- ・ Error detection
	- -Arbitration lost
	- -ACK response error

## 12.1.3 Precautions

Be careful about the following in the receive operation.



# 12.2 Block Diagram

Figure 12-1 shows the Block Diagram of CEC



Figure 12-1 Block Diagram of CEC

# **TOSHIBA**

# 12.3 Registers

# 12.3.1 Register List

The control registers and address for CEC are as follows.



# 12.3.2 CECEN (CEC Enable Register)







## 12.3.3 CECADD (Logical Address Register )



Note:A broadcast message is received regardless of the register setting. By allocating a logical address of a device to 15, logical "0" is sent as an ACK response to the broadcast message.

# 12.3.4 CECRESET (Software Reset Register)







## 12.3.5 CECREN (Receive Enable Register)



Note 1: Enable the <CECREN> bit after setting the CECRCR1, CECRCR2 and CECRCR3.

Note 2: It takes a little time to reflect the setting of the <CECREN> bit to the circuit. Stop transmission and reception before changing the settings or enabling the transmission and reception.

## 12.3.6 CECRBUF (Receive Buffer Register)





Note 1: Writing to this register is ignored.

Note 2: Read this register as soon as a receive interrupt is generated. The subsequent reading data may not be ensured.

# 12.3.7 CECRCR1 (Receive Control Register 1)







- Note 1: The settings in <CECHNC>, <CECLNC> and <CECDAT> are also used in receiving an ACK response at transmission.
- Note 2: Changing the configurations during transmission or reception may harm its proper operation. Before the change, set the CECREN <CECREN> bit to disable the reception and read the <CECREN> bit and the CECTEN <CECTRANS> bit to ensure that the operation is stopped.
- Note 3: A broadcast message is received regardless of the <CECOTH> register setting.
- Note 4: <CECLNC> must be used under the same setting as CECTCR<CECDTRS>.



## 12.3.8 CECRCR2 (Receive Control Register 2)



<CECSWAV3>:/ <CECSWAV2>: Specifies the cycles to detect a start bit. <CECSWAV3> is for the maximum cycles. Base time is 154/fs (approx.4.700 ms). Enables to specify it between the ranges 0 to +7/fs by the unit of 1/fs. <CECSWAV2> is for the minimum cycles. Base time is 141/fs (approx.4.303 ms). Enables to specify it between the ranges 0 to -7/fs by the unit of 1/fs. <CECSWAV1>:/ <CECSWAV0>: Specifies the rising timing of a start bit in its detection. <CECSWAV1> is for the maximum time of the rising timing.Base time is 128/fs (approx.3.906 ms). Enables to specify it between the ranges 0 to +7/fs by the unit of 1/fs. <CECSWAV0> is for the minimum time of the rising timing. Base time is 115/fs (approx.3.510 ms). Enables to specify it between the ranges 0 to -7/fs by the unit of 1/fs.

#### 12.3 Registers

Note:Changing the configurations during reception may harm its proper operation. Before the change, set CECREN <CECREN> to disable the reception and read the <CECREN> bit to ensure that the operation is stopped.

# 12.3.9 CECRCR3 (Receive Control Register 3 )







Note:Changing the configurations during reception may harm its proper operation. Before the change, set CECREN <CECREN> to disable the reception and read the <CECREN> bit to ensure that the operation is stopped.

## 12.3.10 CECTEN (Transmit Enable Register)





Note 1: Set <CECTEN> after setting the CECTBUF and CECTCR register.

Note 2: Stop transmission and reception before changing the settings or enabling the transmission and reception.

# 12.3.11 CECTBUF (Transmit Buffer Register)







# 12.3.12 CECTCR (Transmit Control Register)





Note:<CECDTRS> must be used under the same setting as CECRCR1<CECLNC>.



# 12.3.13 CECRSTAT (Receive Interrupt Status Register)



Note:Writing to this bit is ignored.

#### 12.3 Registers



## 12.3.14 CECTSTAT (Transmit Interrupt Status Register)



Note:Writing to this bit is ignored.

## 12.4 Operations

### 12.4.1 Sampling clock

CEC lines are sampled by a 32.768kHz of low speed clock (fs).

### 12.4.2 Reception

### 12.4.2.1 Basic Operation

If a start bit is detected, a start bit interruption generates. By generating start bit interruption, CECR-STAT<CECRISTA> is set.

If one byte data, EOM bit and ACK bit are received, the received data is stored in CECRBUF register, and a received interruption generates. By generating the received interruption, CECRSTAT<CECRIEND> is set.

In the CECRBUF register, 8 bit data, EOM bit and ACK bit are stored. The ACK bit is not generated in the CEC circuit internally. This bit is generated from a observation of CEC signal same as other data.

After one data block is received, receiving operation continues until detecting the last block of data with EOM bit set to"1". Detecting the end of last block, CEC becomes the start bit waiting mode.

Detecting an error during data reception causes an error interrupt, and CEC waits for the next start bit. The received data is discarded.

Note:Be careful about the precautions of chapter [12.1.3](#page-330-0) in the receive operation.



### 12.4.2.2 Preconfiguration

Before receiving data, reception settings to the Logical Address Register <CECADD>, the Receive Control Register 1 <CECRCR1>, the Receive Control Register 2 <CECRCR2> and the Receive Control Register 3 <CECRCR3> are required.

### (1) Logical Address Configuration

Configure logical address assigned to this product to the CECADD register. Multiple addresses can be set simultaneously since every bit in this register corresponds with each address.

Note:A broadcast message is received regardless of the CECADD register setting. By allocating a logical address of a device to 15, logical "0" is sent as an ACK response to the broadcast message.

### (2) Noise Cancellation Time

The noise cancellation time is configurable with the <CECHNC> and <CECLNC> bits of the CECRCR1 register. It is considered as noise if "High"or "Low"of the same number as the specified value are not sampled.You can configure the time to detect "High" and "Low" respectively.

A CEC line is monitored at each rising edge of a sampling clock. In the case that the CEC line is changed from "High" to "Low", the change is fully recognized if "Low"s of the same number as specified in the <CECLNC> bit are monitored. In the case that the CEC line is changed from "Low" to "High", the change is fully recognized if "High" of the same number as specified in the <CECHNC> bit are sampled.

Note:<CECLNC> must be used under the same setting as CECTCR<CECDTRS>.

The following illustrates the operation of a case that a noise cancelling is configured as <CECHNC  $[1:0]$  = "10" (3 samplings) and <CECLNC[2:0] > = "011" (4 samplings). By cancelling the noise, a signal "1" shifts to "0" after "0" is sampled four times. The signal "0" shifts to "1" after "1" is sampled three times.



#### $<$ CECHNC[1:0] $>$  = 10 (3 samplings)  $\leq$ CECLNC[2:0] $>$  = 011 (4 samplings)

### (3) Cycle error

Configure CECRCR1<CECMIN><CECMAX> bits to detect a cycle error.

A cycle error can be detected from each sampling clock cycle between the ranges −4/fs to +3/fs by the unit of 1/fs from the minimum value (67/fs, approx. 2.045ms) or the maximum value (90/fs approx. 2.747ms).

Detecting an error during data reception causes an error interrupt, and CEC waits for the next start bit. The received data is discarded.

### (4) Point of Determining Data

Configure the CECRCR1 <CECDAT> bit for the point of determining the data as "0" or "1".

Base time is  $34/\text{fs}$  (approx.1.038ms) from the start point and also configurable  $\pm 6/\text{fs}$  by the unit of 2/ fs.

Data sampring timing that specification recommends



### (5) ACK Response

Configuring the CECRCR1 <CECACKDIS> bit enables you to specify if logical "0" is sent or not as an ACK response to the data block when destination address corresponds with the address set in the logical address register.

The header block sends logical "0" as an ACK response regardless of the bit setting when detecting the addresses corresponding.

The following lists the ACK responses.

"Yes" indicates that CEC outputs "0" as a response to the ACK signal from a transmission device (ACK bit: logical "0"). "No" indicates that CEC does not output "0" as a response to the ACK signal from a transmission device (ACK bit: logical "1").



The following describes the ACK response timing.

When the falling edge of the ACK bit from the initiator is detected, this IP outputs "Low" for approximately 1.526 ms. The start time of outputting "Low" is specified with CECRCR1<CECLNC> bit that sets the noise cancelling time.

Note:<CECLNC> must be used under the same setting as CECTCR<CECDTRS>.



### (6) Receive Error Interrupt Suspend

Configure the CECRCR1 <CECRIHLD> bit to specify if a receive error interrupt (maximum cycle error, buffer overrun and waveform error) is suspended or not. Setting "1" generates no interrupt at the error detection.

If data continues to the ACK bit, an ACK response is executed by a reversed logic. If the subsequent bits are interrupted, it is determined as a timeout, based on the setting in <CECTOUT> of the CECRCR1 register.

After the ACK response or the timeout determination, an interrupt is generated.

### (7) Cycles to Identify Timeout

Configure the CECRCR1<CECTOUT> bit to specify the time to determine a timeout.

This is used when the setting of a receive error interrupt suspension, which is specified in CECRCR1 <CECRIHLD>, is valid.

### (8) Data Reception at Logical Address Discrepancy

By setting CECRCR1 <CECOTH>, you can specify if data is received or not when destination address does not correspond with the address set in the CECADD register.

In this case, data is received as usual, and an interrupt is generated by detecting an error. However, an ACK response of neither the header block nor the data block is sent.

- Note 1: A broadcast message is received regardless of the <CECOTH> register setting.
- Note 2: If the initiator sends a new message beginning with the start bit without having sent the last block with EOM="1", a maximum cycle error is determined for the ACK bit and an interrupt is generated. Then, the receive operation is performed in the usual way.

#### (9) Start Bit Detection

Configuring the CECRCR2 register allows you to specify the rising timing and a cycle of the start bit detection respectively.

 $\leq$ CECSWAV0 $>$  is to specify the fastest start bit rising timing.  $\leq$ CECSWAV1 $>$  is to specify the latest start bit rising timing (1. in the figure shown below).

 $\leq$ CECSWAV2> is to specify the minimum cycle of a start bit.  $\leq$ CECSWAV3> is to specify the maximum cycle of a start bit (2. in the figure shown below).

If a rising edge during the period 1. and a falling edge during the period 2. are detected, the start bit is considered to be valid.





### (10) Waveform Error Detection

To detect an error when a received waveform is out of the defined tolerance range, configure the CECRCR3 register.

An error is detected when the <CECWAVEN> bit of the CECRCR3 register is enabled. You can specify the detection time in the <CECWAV0> <CECWAV1> <CECWAV2> <CECWAV3> bits.

If the rising edge is detected during the period 1. or 2. shown below, or not detected in the timing described in 3., a waveform error interrupt is generated.

- 1. A period between the beginning of a bit and the fastest logical "1" rising timing
- 2. A period between the latest logical "1" rising timing and the fastest logical "0" rising timing.
- 3. The latest logical "0" rising timing.



### Permissible value of signal transition timing on specification (Data bit)

### 12.4.2.3 Enabling Reception

After configuring the CECADD, CECRCR1, CECRCR2 and CECRCR3 registers, CEC is ready for reception by enabling the CECREN <CECREN> bit. Detecting a start bit initiates the reception.

Note:Changing the configurations of the CECADD, CECRCR1, CECRCR2 and CECRCR3 registers during reception may harm its proper operation. Before the change of the registers shown below, set the CECREN <CECREN> bit to disable the reception and read the <CECREN> bit and the CECTEN <CECTRANS> bit to ensure that the operation is stopped.



### 12.4.2.4 Detecting Error Interrupt

Detecting an error during data reception causes an error interrupt, and CEC waits for the next start bit. The received data is discarded.

It is possible to suspend a receive error interrupt (maximum cycle error, receive buffer overrun and waveform error), continue reception and send the reversed ACK response.

You can check the interrupt factor by monitoring the bit of the CECRSTAT register corresponding to the interrupt.

#### 12.4.2.5 Details of reception error

#### (1) Cycle error

Period between the falling edges of the two sequential bits is measured during reception. If the period does not comply with the specified minimum or maximum value, a cycle error interrupt is generated.

A setting of maximum cycle and minimum cycle time is specified by CECRCR1<CECMIN> and <CECMAX> bits. Maximum value is 90/fs (approx.2.747ms) and minimum value is 67/fs (approx. 2.045ms). It can be specified between the ranges −4/fs to +3/fs by the unit of 1/fs to detect cycle errors.

The CECRSTAT <CECRIMIN> bit or the <CECRIMAX> bit is set if a cycle error interrupt is generated.

The minimum cycle error causes CEC to output "Low" for approx. 3.63 ms.

Note 1: When minimum cycle error is detected, "Low" is output after "Low" detecting noise cancellation time.

Note 2: If the initiator sends a new message beginning with the start bit without having sent the last block with EOM="1", a maximum cycle error may be determined for the ACK bit. For detail , refer to the Chapter [12.1.3.](#page-330-0)

### (2) ACK Collision

At an ACK response, detecting "Low" after the specified period to output generates an ACK collision interrupt or a minimum cycle error interrupt.

The ACK collision interrupt sets the CECRSTAT <CECRIACK> bit. The minimum cycle error interrupt sets the CECRSTAT <CECRIMIN> bit.

The following describes the period and method of detection.

Detection starts approx. 0.3 ms after the end of the period of outputting "Low" and ends approx 2.0 ms from the starting point (the falling edge) of the ACK bit.

At 0.3 ms from the end of the period of outputting "Low", CEC checks if the CEC line is "0" or not. If it is "Low", an ACK collision interrupt is generated. If it is "High", and "Low" is detected during the detection period, the minimum cycle error interrupt is generated. The minimum cycle error causes CEC to output "Low" for approx. 3.63ms.



### (3) Receive Buffer Overrun

A receive buffer overrun interrupt is generated when the next data reception is completed before reading the data stored in the receive buffer.

The interrupt sets the CECRSTAT <CECRIOR> bit.

### (4) Waveform Error

A waveform error occurs when waveform error detection is enabled in CECRCR3.

Detecting a waveform, which does not identical to the defined, results in the waveform error. The interrupt is generated.

The interrupt sets the CECRSTAT <CECRIWAV> bit.

### (5) Suspending Receive Error Interrupt

You can specify if a maximum cycle error, a buffer overrun and a waveform error are suspended or not without generating an interrupt at error detection. This can be set in the CECRCR1 <CECRIHLD> bit. To enable the setting, a timeout setting with the CECRCR1 <CECTOUT> bit is required.

Under suspend-enable condition, if CEC keeps receiving the next bit and the entire reception including the ACK bit is completed, CEC generates an interrupt after a reversed ACK response is executed. "1" is set to the bits of the CECRSTAT register: the <CECRIEND> bit that indicates the reception completion, and the bits corresponding to the detected errors.

If the reception of the next bit is interrupted, CEC starts to measure the timeout period, and an interrupt is generated after the timeout. "1" is set to the bits of the CECRSTAT register corresponding to the detected error.

The timeout is measured from the end of the last bit received as is the case with wait time of a bus to be free in transmission.

The information that the interrupts are suspended is held until the EOM bit is received or the timeout occurs. Thus, an interrupt is generated in each reception of a byte of data if multiple bytes are received while interrupts are suspended. "1" is set to the bits of the CECRSTAT register: the <CECRIEND> bit that indicates the reception completion, and the bits corresponding to the detected errors. The flags of the suspended interrupts and the reception completion are set to the bits of the CECRSTAT register.

- Note 1: A minimum cycle error interrupt is generated upon detecting a minimum cycle error in the next received bit while interrupts are suspended. "Low" is output to CEC for approx. 3.63 ms. The flags of the suspended interrupts and the minimum cycle error are set to the bits of the CECRSTAT register.
- Note 2: If an interrupt other than a minimum cycle error interrupt is generated while interrupts are suspended, CEC continues reception until the ACK response or the timeout. All the flags of the detected interrupts are set to the bits of the CECRSTAT register.

### 12.4.2.6 Stopping Reception

Writing "0" to the CECREN <CECREN> bit disables data reception. The reception is stopped upon disabling the bit during reception. The received data is discarded.

Note:If the reception is disabled while "Low" is sent as a signal of minimum cycle error, the "Low" output is stopped as well.

### 12.4.3 Transmission

### 12.4.3.1 Basic Operation

In the transmission setting, CEC firstly confirms bus free wait state to check whether CEC falling edge signals is not existed for specified bit cycles and then sends a start bit. The confirmation of bus free wait is performed all the time. Thus once bus free wait condition is satisfied, a transmission will start soon when transmission setting is done.

After transmitting a start bit, CEC transmits one byte data and EOM data that are stored in the transmit buffer to the shift register. When the transmission of the first bit of the one byte data begins, transmission interrupt is generates, and CECTSTAT<CECTISTA> is set. After transmission interrupt generation, next one byte data is prepared to the transmit data buffer.

One byte data transmission completes in order of transmission of 8 bits data, EOM bit, ACK bit transmission and ACK bit response confirmation.

Data transmission continues until EOM is set to "1".

If EOM is set to "1", the end of transmission interrupt generates after confirmation of data, EOM, ACK bit transmission and ACK bit response. By the end of transmission interrupt generates, CECTSTAT<CEC-TIEND> is set.

Interrupt generation ends a series of transmission process, and CECTEN<CECTEN> is cleared.

If an error is generated during transmission, an error interrupt is generates to stop transmission.

Even if reception is enabled, no reception is executed during transmission.


#### 12.4.3.2 Preconfiguration

Before transmitting data, transmission settings to the Transmit Control Register (CECTCR) and the Transmit Buffer Register (CECTBUF) are required.

#### (1) Bus Free Wait Time

Specify the bus free wait time in the CECTCR<CECFREE> bits. It can be specified in a range of 1 to 16 bit cycles.

Counting of the bus free wait time begins one bit cycle after the falling edge of the final bit. If the signal stays high for the specified number of bit cycles, transmission starts.



#### (2) Transmitting Broadcast Message

Set the CECTCR <CECBRD> bit when transmitting a broadcast message.If this bit is set, logical "0" response during an ACK cycle results in an error.If not, logical "1" response during an ACK cycle results in an error.

#### (3) Adjusting Transmission Waveform

Both start bit and data bit are capable of adjusting the rising timing and cycle. With the CECTCR <CECSTRS> <CECSPRD> <CECDTRS> <CECDPRD> bits, the timing can be specified between the defined fastest rising/cycle timing and the reference value.

The following figures show how the waveforms differ according to the configurations of the start bit, logical "0" and logical "1".

Note:<CECDTRS> must be used under the same setting as CECRCR1<CECLNC>.





#### (4) Preparing Transmission Data

Configure a byte of transmission data and EOM data with the CECTBUF register.

#### 12.4.3.3 Detecting Transmission Error

Error detection during transmission generates an interrupt and stops transmission. It clears the CECTEN <CECTEN> bit.

To identify an error factor, the CECTSTAT register has bits that correspond with each interrupt. You can identify the interrupt factor by checking these bits.

Note:An attempt to stop transmission by an error may cause an improper waveform output to CEC. This is because output is stopped immediately after the error occurs.

#### 12.4.3.4 Details of Transmission Error

(1) Arbitration Lost

An arbitration lost error occurs when CEC detects "Low" on completion of appropriate low duration.

Detecting an arbitration lost error sets the CECTSTAT <CECTIAL> bit.

Two types of the arbitration lost detection periods are shown below.



#### (2) ACK error

An ACK error interrupt occurs when an ACK response does not conform to the configuration specified in the CECTCR <CECBRD> bit.

When the ACK error interrupt occurs, the CECTSTAT <CECTIACK> bit is set.

The ACK error is detected in the following cases.



#### (3) Transmit Buffer Underrun

A transmit buffer underrun error is caused by the following sequence.

1. Data in the transmit buffer is transmit to the shift register.

2. An interrupt occurs.

3. A byte of data is transmitted.

4. No data is set to the transmit buffer before starting transmission of a byte of subsequent data.

When an underrun error occurs, the CECTSTAT <CECTIUR> bit is set.

#### (4) Order of ACK Error and Transmit Buffer Overrun

If interrupt factors of the ACK error and transmit buffer underrun are detected at the end of transmission of a byte of data, the transmit buffer underrun has priority.

The transmit buffer underrun interrupt occurs first and then the ACK error interrupt occurs.

#### 12.4.3.5 Stopping Transmission

To stop transmission, send data including the EOM bit that indicates "1". This generates a transmit completion interrupt.

Please note that proper operation is not ensured if the start bit of transmission is set to "0" during transmission.

#### 12.4.3.6 Retransmission

Transmission is stopped by error detection. To retry the transmission, configure the condition and data of starting the transmission.

#### 12.4.4 Software Reset

The entire CEC function can be initialized by software.

Setting "1" to the CECRESET <CECRESET> bit causes the following operations.

- ・ Reception : Immediately stops. The received data is discarded.
- ・ Transmission : Immediately stops including output to the CEC line.
- ・ Register : All the registers other than CECEN are initialized.

Please note that software reset during transmission may cause the CEC line waveform that does not identical to the defined.

- 12. Consumer Electronics Control (CEC)
- 12.4 Operations

# **TOSHIBA**

# 13. Remote control signal preprocessor (RMC)

# 13.1 Basic operation

Remote control signal preprocessor (hereafter referred to as RMC) receives a remote control signal of which carrier is removed.

### 13.1.1 Reception of Remote Control Signal

- Sampled 32.768 kHz clock
- ・ Noise canceller
- Leader detection
- ・ Batch reception up to 72bit of data

# 13.2 Block Diagram

Figure 13-1 shows block diagram of RMC



Figure 13-1 Block diagram of RMC

# 13.3.1 Register List

Addresses and names of RMC control registers are shown below.





Note:**Access to the <reserved> address is prohibited.**



# 13.3.2 RMCxEN (Enable Register)









Note:Enable the <RMCREN> bit after setting the RMCxRCR1, RMCxRCR2 and RMCxRCR3



# 13.3.4 RMCxRBUF1(Receive Data Buffer Register 1)



# 13.3.5 RMCxRBUF2(Receive Data Buffer Register 2)







# 13.3.6 RMCxRBUF3(Receive Data Buffer Register 3)



Note:The received bit is stored in the data buffer register in MSB-first order, and the last received bit is stored in the LSB (bit 0). If the remote control signal is received in the LSB first algorithm, the received data is stored in reverse sequence.

# 13.3.7 RMCxRCR1(Receive Control Register 1)





Note:When you configure the register, you must follow the rule shown below.



# 13.3.8 RMCxRCR2(Receive Control Register 2)







# 13.3.9 RMCxRCR3(Receive Control Register 3)



Note:If the <RMCPHM> bit of the Receive Control Register 2 is "0", <RMCDATH[6:0]> are not enabled. The bits are enabled when <RMCPHM> is "1".

# 13.3.10 RMCxRCR4(Receive Control Register 4)







# 13.3.11 RMCxRSTAT (Receive Status Register)



Note 1: This register is updated every time an interrupt is generated.Writing to this register is ignored.

Note 2: RMC keeps receiving 73 bit or more data unless reception is completed by detecting the maximum data bit cycle or the excess low width. If so, the received data in the data buffer may not be correct.

### 13.4 Operation Description

#### 13.4.1 Reception of Remote Control Signal

13.4.1.1 Sampling clock

A remote control signal is sampled by low-speed 32.768kHz clock (fs).

#### 13.4.1.2 Basic operation

RMC set RMCxRSTAT<RMCRLDR> bit when a leader is detected.

At this time, if RMCxRCR2<RMCLIEN> bit is set, a leader detection interrupt will generate when a leader detecting. When a leader detection interrupt generates, RMCxRSTAT<RMCRLIF> bit is set.

After the leader detecting, each data bit is determined as "0" or "1" in sequence. The results are stored in RMCxRBUF1, RMCxRBUF2 and RMCxRBUF3 registers up to 72 bits. By setting RMCxRCR2< RMCE-DIEN> bit, a remote control signal input falling edge interrupt can be generated in each falling edge of data bit. When a remote control signal input falling edge interrupt is generated, RMCxRSTAT< RMCEDIF > bit is set.

Detecting the maximum data bit cycle or the excess low width completes reception and generates an interrupt.

To check the status of RMC if reception is completed, read the remote control receive status register.

On completion of reception, RMC is waiting for the next leader.

By setting RMC to receive a signal without a leader, RMC recognizes the received as data and starts reception without detecting a leader.

If the next data reception is completed before reading the preceding received data, the preceding data is overwritten by the next one.



#### 13.4.1.3 Preparation

Configure reception operation of a remote control signal with the Remote Control Signal Receive Control Registers (RMCxRCR1, RMCxRCR2 and RMCxRCR3,RMCxRCR4) before reception.

#### (1) Settings of Noise Cancelling Time

Configure noise cancelling time with the RMCxRCR4 <RMCNC[3:0]> bit.

The signal which is sampled by a sampling clock is cancelled noise.

RMC monitors a sampled remote control signal in each rising edge of a sampling clock. If "High" is monitored, RMC recognizes that the signal was changed to "Low" after monitoring cycles of "Low"s specified in <RMCNC>. If "Low" is monitored, RMC recognizes that the signal was changed to "High" after monitoring cycles of "High" specified in <RMCNC>.

The following figure shows how RMC operates according to the noise cancel setting of <RMCNC [3:0]> = "0011" (3 cycles). Subsequent to noise cancellation, the signal is changed from "High" to "Low" upon monitoring 3 cycles of "Low", and the signal is changed from "Low" to "High" upon monitoring 3 cycles of "High".



<RMCNC [3:0]> = 0011 (3 cycle)

#### (2) Settings of Detecting Leader

To detect a leader, configure cycle and low width of the leader with the RMCxRCR1 <RMCLLMIN [7:0]> <RMCLLMAX[7:0]> <RMCLCMIN[7:0]> <RMCLCMAX[7:0]> bits. When you configure the register, you must follow the rule shown below.



The following shows a leader waveform and the RMCxRCR1 register settings.



If you want to generate an interrupt when detecting a leader, configure the RMCxRCR2 <RMCLIEN> bit.

A remote control signal without a leader cannot generate a leader detection interrupt.

#### (3) Setting of 0/1 determination data bit

Based on a falling edge cycle, the data bit is determined as 0 or 1.

There are two kinds of determinations:

1. Determination by threshold.

Configure a threshold value to RMCxRCR3<RMCDATL[6:0]> bit which determines data bit as "0" or "1." If the determination value is equal to threshold value or more, it is determined as "1." If the determination value is less than threshold value, it is determined as "0."

2. Determination by falling edge interrupt inputs.

By setting "1" to the RMCxRCR2<RMCEDIEN> bit, a remote control signal input falling edge interrupt can be generated in each falling edge of the data bit. Using this interrupt together with a timer enables the determination to be done by software.

The followings shows the determination model of data bit.



Threshold of 0/1 detemination is set to 2.5T with the <RMCDATL[6:0]>bit.

As for data bit determination of a remote control signal in a phase method, se[e"13.4.1.8 Receiving a](#page-384-0) [Remote Control Signal in a Phase Method"](#page-384-0).

#### (4) Settings of Reception Completion

To complete data reception, settings of detecting the maximum data bit cycle and excess low width are required. If multiple factors are specified, reception is completed by the factor detected first. Make sure to configure the reception completion settings.

1. Completed by a maximum data bit cycle

To complete reception by detecting a maximum data bit cycle, you need to configure the RMCxRCR2 <RMCDMAX[7:0]> bits.

If the falling edge of the data bit cycle isn't monitored after time specified as threshold in the <RMCDMAX[7:0]> bits, a maximum data bit cycle is detected.

The detection completes reception and generates an interrupt.

After interrupt inputs generated, RMCxRSTAT< RMCDMAXIF > bit is set to "1".



2. Completed by excess low width

To complete reception by detecting the low width, you need to configure the RMCxRCR2  $\leq$ RMCLL[7:0] $>$  bits.

After the falling edge of the data bit is detected, if the signal stays low longer than specified, excess low width is detected. The detection completes reception and generates an interrupt.

After interrupt inputs generated, RMCxRSTAT<RMCLOIF> bit is set to "1."



#### 13.4.1.4 Enabling Reception

By enabling the RMCxREN <RMCREN> bit after configuring the RMCxRCR1, RMCxRCR2, RMCxRCR3 and RMCxRCR4 registers, RMC is ready for reception. Detecting a leader initiates reception.

Note:Changing the configurations of the RMCxRCR1, RMCxRCR2, RMCxRCR3 and RMCxRCR4 registers during reception may harm their proper operation. Be careful if you change them during reception.

#### 13.4.1.5 Stopping Reception

RMC stops reception by clearing the RMCxREN <RMCREN> bit to "0" (reception disabled).

Clearing this bit during reception stops reception immediately and the received data is discarded.

#### 13.4.1.6 Receiving Remote Control Signal without Leader in Waiting Leader

Setting RMCxRCR2 <RMCLD> enables RMC to receive signals with or without a leader.

By setting RMCxRCR2 <RMCLD>, RMC starts receiving data if it recognizes a signal of which low width is shorter than a maximum low width of leader detection specified in the RMCxRCR1 <RMCLLMAX[7:0] > bits. RMC keeps receiving data until the final data bit is received.

If RMCxRCR2 <RMCLD> is enabled, the same settings of error detection, reception completion and data bit determination of 0 or 1 are applied regardless of whether a signal has a leader or not.

Thus receivable remote control signals are limited.



#### **RMCxRCR2<RMCLD> = 1**

#### 13.4.1.7 A Leader only with Low Width

The figure shown below illustrates a remote control signal that starts with a leader of which waveform only has low width.

This signal starts with a leader that only has low width and a data bit cycle starts from the rising edge. To enable the signal, it must be sent after being reversed by setting the RMCxRCR4 <RMCPO> bit to "1".

This is because RMC is configured to detect a data bit cycle from the falling edge

To detect a leader, configure only low-pulse width of the leader with the <RMCLLMAX[7:0]>=0y0000 \_ 0000,<RMCLCMAX[7:0]>><RMCLCMIN[7:0]>.

In this case, the value of <RMCLLMIN[7:0]> is set as "don't care".

To detect whether data "0" or data "1", configure the threshold of 0/1 detection with the RMCxRCR3 <RMCDATL[6:0]>.

The maximum data bit cycle is configured with the <RMCDMAX[7:0]> of the RMCxRCR2.

To complete data reception, configure the maximum data bit cycle with  $\langle RMCDMAX|7:0\rangle$  of the RMCxRCR2, and configure the low-pulse width detection with <RMCLL[7:0]>.

After detecting the maximum data bit cycle and confirming the low-pulse with which is specified after receiving the last bit, receiving data is completed.

The RMC generates an interrupt and waits for the next leader.



Detecting maximum data bit cycle completes reception.

#### <span id="page-384-0"></span>13.4.1.8 Receiving a Remote Control Signal in a Phase Method

RMC is capable of receiving a remote control signal in a phase method of which signal cycle is fixed. A signal in the phase method has three waveform patterns (see the figure shown below).

By setting two thresholds a remote control signal pattern is determined. RMC converts the signal into data "0" or "1". On completion of reception, received data "0" and "1" are stored in the RMCxRBUF1, RMCxRBUF 2 and RMCxRBUF3.

By setting RMCxRCR2<RMCPHM> = "1", RMC enables to receive a remote control signal in the phase method. Each threshold can be configured with the RMCxRCR3 <RMCDATL[6:0]> bits and <RMCDATH  $[6:0]$  bits.

Two thresholds are used to distinguish three waveform patterns. On condition that a cycle between two falling edges is "T", three patterns show cycles of 1T, 1.5T and 2T. Details of the two thresholds are shown below.



To determine a remote control signal in the phase method, three patterns of data waveform and preceding data are required. In addition, the signal needs to start from data "11".







# **TOSHIBA**

# 14. Analog/Digital Converter (ADC)

# 14.1 Outline

A 10-bit, sequential-conversion analog/digital converter (AD converter) is built into the TMPM330FDFG/FYFG/ FWFG.

This AD converter is equipped with 12 analog input channels.

These 12 analog input channels (pins AIN0 through AIN11) are also used as input/output ports.

Note 1: **To assure conversion accuracy, the specified value must be set to the ADCBAS register.**

Note 2: **If it is necessary to reduce a power current by operating the TMPM330FDFG/FYFG/FWFG in IDLE or STOP mode and if either case shown below is applicable, you must first stop the AD converter and then execute the instruction to put the TMPM330FDFG/FYFG/FWFG into standby mode.**

**1. The TMPM330FDFG/FYFG/FWFG must be put into IDLE mode when ADMOD1<I2AD> is "0".**

**2.The TMPM330FDFG/FYFG/FWFG must be put into STOP mode.**

# 14.2 Configuration

Figure 14-1 shows the block diagram of this AD converter.



Figure 14-1 AD Converter Block Diagram

#### 14.3.1 Register list

The control registers and addresses of the AD converter are as follows.

The AD converter is controlled by the AD mode control registers (ADMOD0 through ADMOD5). The result of AD conversion is stored in the eight AD conversion result registers, ADREG08 through ADREG7F. The highest-priority conversion result is stored in the register ADREGSP.

To assure conversion accuracy, the specified value must be set to the ADCBAS register.



Note:**Access to the "Reserved" address is prohibited.**



# 14.3.2 ADCBAS (Conversion Accuracy Setting Register)



Note:To assure conversion accuracy, the specified value (0x0000\_0058) must be set to the ADCBAS register.



# 14.3.3 ADCLK (Conversion Clock Setting Register)



A clock count required for conversion is 46 clocks at the minimum.

Examples of sample hold time and conversion time as shown as below.





Note:Do not change the setting of the AD conversion clock during AD conversion.







#### Specify AD conversion interrupt in fixed channel repeat conversion mode



- Note 1: **This flag is "0" cleared by reading the ADMOD0 register.**
- Note 2: **It is valid only when it's specified in the fixed channel repeat mode (<REPEAT> ="1", <SCAN> = "0")**
- Note 3: **Conversion must be started after setting the mode.**



# 14.3.5 ADMOD1 (Mode Control Register 1)



#### Select Analog Input Channel



- Note 1: **Before starting AD conversion, write "1" to the <VREFON> bit, wait for 3μs during which time the internal reference voltage should stabilize, and then write "1" to the ADMOD0<ADS>.**
- Note 2: **Set <VREFON> to "0" to go into standby mode upon completion of AD conversion.**



# 14.3.6 ADMOD2 (Mode Control Register 2)





Note 1: **This flag is "0" cleared by reading the ADMOD2 register.**


## 14.3.7 ADMOD4 (Mode Control Register 4)



Note 1: **The external trigger cannot be used for H/W activation of AD conversion when it is used for H/W activation of top priority AD conversion.**

Note 2: **A software reset initializes all the registers except for ADCLK<ADCLK>.**

Note:**The TX03 disables the external trigger used for H/W activation. Therefore "0" cannot be set to <HADHS> and <ADHS>.**

## 14.3 Registers



# 14.3.8 ADMOD3 (Mode Control Register 3)







# 14.3.9 ADMOD5 (Mode Control Register 5)







# 14.3.10 ADREG08 (Conversion Result Register 08)





# 14.3.11 ADREG19 (AD Conversion Result Register 19)





# 14.3.12 ADREG2A (AD Conversion Result Register 2A)





# 14.3.13 ADREG3B (AD Conversion Result Register 3B)



### 14.3 Registers



# 14.3.14 ADREG4C (AD Conversion Result Register 4C)





# 14.3.15 ADREG5D (AD Conversion Result Register 5D)





# 14.3.16 ADREG6E (AD Conversion Result Register 6E)





# 14.3.17 ADREG7F (AD Conversion Result Register 7F)





# 14.3.18 ADREGSP (AD Conversion Result Register SP)





## 14.3.19 ADCMP0 (AD Conversion Result Comparison Register 0)



Note:**To write values into this register, the AD monitor function 0 must be disabled (AD-MOD3<ADBSV0> ="0").**

## 14.3.20 ADCMP1 (AD Conversion Result Comparison Register 1)





Note:**To write values into this register, the AD monitor function 1 must be disabled (AD-MOD5<ADBSV1>="0").**

# 14.4 Description of Operations

## 14.4.1 Analog Reference Voltage

The "High" level of the analog reference voltage shall be applied to the VRFEH pin, and the "Low" shall be applied to the VREFL pin.

To start AD conversion, make sure that you first write "1" to the <VREFON> bit, wait for 3 μs during which time the internal reference voltage should stabilize, and then write "1" to the ADMOD0<ADS> bit.

By writing "0" to the ADMOD1<VREFON> bit, a switched-on state of VREFH − VREFL can be turned into a switched -off state. To switch to the power-consumption mode, set "0" to the <VREFON> bit after conversion.

#### Note:**VREFL and AVSS are shared by TMPM330FDFG/FYFG/FWFG.**

## 14.4.2 AD Conversion Mode

Two types of AD conversion are supported: normal AD conversion and top-priority AD conversion.

For normal AD conversion, the following four operation modes are supported.

### 14.4.2.1 Normal AD conversion

For normal AD conversion, the following four operation modes are supported and the operation mode is selected with the ADMOD0<REPEAT, SCAN>.

- ・ Fixed channel single conversion mode
- Channel scan single conversion mode
- Fixed channel repeat conversion mode
- Channel scan repeat conversion mode

### (1) Fixed channel single conversion mode

If ADMOD0<REPEAT, SCAN> is set to "00", "AD conversion is performed in the fixed channel single conversion mode.

In this mode, AD conversion is performed once for one channel selected. After AD conversion is completed, ADMOD0<EOCFN> is set to "1", ADMOD0<ADBFN> is cleared to "0", and the AD conversion completion interrupt request (INTAD) is generated. <EOCFN> is cleared to "0" upon read.

#### (2) Channel scan single conversion mode

If ADMOD0 <REPEAT, SCAN> is set to "01," AD conversion is performed in the channel scan single conversion mode.

In this mode, AD conversion is performed once for each scan channel selected. After AD scan conversion is completed, ADMOD0<EOCFN> is set to "1", ADMOD0<ADBFN> is cleared to "0", and the conversion completion interrupt request (INTAD) is generated. <EOCFN> is cleared to "0".

(3) Fixed channel repeat conversion mode

If ADMOD0<REPEAT, SCAN> is set to "10", AD conversion is performed in fixed channel repeat conversation mode.

In this mode, AD conversion is performed repeatedly for one channel selected. After AD conversion is completed, ADMOD0<EOCFN> is set to "1". ADMOD0<ADBFN> is not cleared to "0". It remains at "1". The timing with which the conversion completion interrupt request (INTAD) is generated can be selected by setting ADMOD0<ITM> to an appropriate setting. <EOCFN> is set with the same timing as this interrupt INTAD is generated.

By reading <EOCFN>, it is cleared to "0".

### (4) Channel scan repeat conversion mode

If ADMOD0<REPEAT, SCAN> is set to "11", AD conversion is performed in the channel scan repeat conversion mode.

In this mode, AD conversion is performed repeatedly for a scan channel selected. Each time one AD scan conversion is completed, ADMOD0<EOCFN> is set to "1", and the conversion completion interrupt request (INTAD) is generated. ADMOD0<ADBFN> is not cleared to "0". It remains at "1". <EOCFN> is cleared to "0" upon read.

### 14.4.2.2 Top-priority AD conversion

By interrupting ongoing normal AD conversion, top-priority AD conversion can be performed.

The fixed-channel single conversion is automatically selected, irrespective of the ADMOD0<REPEAT, SCAN> setting. When conditions to start operation are met, a conversion is performed just once for a channel designated by ADMOD2<HPADCH>. When conversion is completed, the top-priority AD conversion completion interrupt (INTADHP) is generated, and ADMOD2<EOCFHP> showing the completion of AD conversion is set to "1". <ADBFHP> returns to "0". EOCFHP flag is cleared to "0" upon read.

Top-priority AD conversion activated while top-priority AD conversion is under way is ignored.

## 14.4.3 AD Monitor Function

There are two channels of AD monitor function.

If ADMOD3<ADOBSV0> and ADMOD5<ADOBSV1> are set to "1", the AD monitor function is enabled. If the value of the conversion result register specified by ADMOD3<ADREGS0> and ADMOD5<ADREGS1> becomes larger or smaller ("Larger" or "Smaller" to be designated by ADMOD3<ADOBIC0> and AD-MOD5<ADBIC1>) than the value of a comparison register, the AD monitor function interrupt (INTADM0,IN-TADM1) is generated. This comparison operation is performed each time a result is stored in a corresponding conversion result register.

If the conversion result register assigned to perform the AD monitor function is continuously used without reading the conversion result, the conversion result is overwritten. The conversion result storage flag <ADRxRF> and the overrun flag <OVRx> remain being set.

14.4 Description of Operations

# 14.4.4 Selecting the Input Channel

After reset, ADMOD0<REPEAT,SCAN> is initialized to "00" and ADMOD1<ADCH[3:0]> is initialized to "0000".

The channels to be converted are selected according to the operation mode of the AD converter as shown below.

- 1. Normal AD conversion mode
	- If the analog input channel is used in a fixed state  $(ADMOD0 = "0")$

One channel is selected from analog input pins AIN0 through AIN11 by setting AD-MOD1<ADCH> to an appropriate setting.

• If the analog input channel is used in a scan state  $(ADMOD0="1")$ 

One scan mode is selected from the scan modes by setting ADMOD1 <ADCH> and ADSCN to an appropriate setting.

2. Top-priority AD conversion mode

One channel is selected from analog input pins from AIN0 through AIN11 by setting AD-MOD2<HPADCH> to an appropriate setting.

## 14.4.5 AD Conversion Details

#### 14.4.5.1 Starting AD Conversion

Normal AD conversion is activated by setting ADMOD0<ADS> to "1". Top-priority AD conversion is activated by setting ADMOD2<HPADCE> to "1".

Four operation modes are made available to normal AD conversion. In performing normal AD conversion, one of these operation modes must be selected by setting ADMOD0<REPEAT,SCAN> to an appropriate setting. For top-priority AD conversion, only one operation mode can be used: fixed channel single conversion mode.

Normal AD conversion can be activated using the H/W activation source selected by ADMOD4<ADHS>, and top-priority AD conversion can be activated using the HW activation source selected by AD-MOD4<HADHS>. If bits of <ADHS> and <HADHS> are "0", normal and top-priority AD conversions are activated in response to the input of a falling edge through the ADTRG pin. If these bits are "1", normal AD conversion is activated in response to TB6RG0 generated by the 16-bit timer 6, and top-priority AD conversion is activated in response to TB5RG0 generated by the 16-bit timer 5.

To permit H/W activation, set ADMOD4<ADHTG> to "1" for normal AD conversion and set AD-MOD4<HADHTG> to "1" for top-priority AD conversion.

Software activation is still valid even after H/W activation has been permitted.

Note:**When an external trigger is used for the HW activation source of a top-priority AD conversion, an external trigger cannot be set for activating normal AD conversion H/W.**

Note:**The TMPM330FDFG/FYFG/FWFG disables the external trigger used for H/W activation. Therefore "0" cannot be set to <HADHS> and <ADHS>.**

### 14.4.5.2 AD Conversion

When normal AD conversion starts, the AD conversion Busy flag (ADMOD0<ADBFN>) showing that AD conversion is under way is set to "1".

When top-priority AD conversion starts, the top-priority AD conversion Busy flag (AD-MOD2<ADBFHP>) showing that AD conversion is underway is set to "1". At that time, the value of the Busy flag ADMOD0<ADBFN> for normal AD conversion before the start of top-priority AD conversions are retained. The value of the conversion completion flag ADMOD0<EOCFN> for normal AD conversion before the start of top-priority AD conversion is retained.

Note:**Normal AD conversion must not be activated when top-priority AD conversion is under way.**

### 14.4.5.3 Top-priority AD conversion during normal AD conversion

If top-priority AD conversion has been activated during normal AD conversion, ongoing normal AD conversion is suspended, and restarts normal AD conversion after top-priority AD conversion is completed.

If ADMOD2<HPADCE> is set to "1" during normal AD conversion, ongoing normal AD conversion is suspended, and the top-priority AD conversion starts; specifically, AD conversion (fixed-channel single conversion) is executed for a channel designated by ADMOD2<HPADCH>. After the result of this top-priority AD conversion is stored in the storage register ADREGSP, normal AD conversion is resumed.

If H/W activation of top-priority AD conversion is authorized during normal AD conversion, ongoing AD conversion is discontinued when requirements for activation using a H/W activation resource are met, and top-priority AD conversion (fixed-channel single conversion) starts for a channel designated by AD-MOD2<HPADCH>. After the result of this top-priority AD conversion is stored in the storage register ADREGSP, normal AD conversion is resumed.

For example, if channel repeat conversion is activated for channels AIN0 through AIN3 and if <HPADCE> is set to "1" during AIN2 conversion, AIN2 conversion is suspended, and conversion is performed for a channel designated by <HPADCH> (AIN11 in the case shown below). After the result of conversion is stored in ADREGSP, channel repeat conversion is resumed, starting from AIN2.



## 14.4.5.4 Stopping Repeat Conversion Mode

To stop the AD conversion operation in the repeat conversion mode (fixed-channel repeat conversion mode or channel scan conversion mode), write "0" to ADMOD0<REPEAT>. When ongoing AD conversion is completed, the repeat conversion mode terminates, and ADMOD0<ADBFN> is set to "0".

### 14.4.5.5 Reactivating normal AD conversion

To reactivate normal AD conversion while the conversion is underway, a software reset (AD-MOD3<ADRST>) must be performed before starting AD conversion. The H/W activation method must not be used to reactivate normal AD conversion.

#### 14.4.5.6 Conversion completion

#### (1) Normal AD conversion completion

When normal AD conversion is completed, the AD conversion completion interrupt (INTAD) is generated. The result of AD conversion is stored in the storage register, and two registers change: the register ADMOD0<EOCFN> which indicates the completion of AD conversion and the register AD-MOD0<ADBFN>.

Interrupt request, conversion register storage register and <EOCFN><ADBFN> change with a different timing according to a mode selected.

In mode other than fixed-channel repeat conversion mode, conversion results are stored in AD conversion result registers (ADREG08 through ADRG7F) corresponding to a channel.

In fixed-channel repeat conversion mode, the conversion results are sequentially stored in storage registers ADREG08 through ADREG7F. However, if interrupt setting on <ITM> is set to be generated each time one AD conversion is completed, the conversion result is stored only in ADREG08. If interrupt setting on <ITM> is set to be generated each time four AD conversions are completed, the conversion results are sequentially stored in ADREG08H through ADREG3B.

Interrupt requests, flag changes and conversion result registers in each mode are as shown below.

Fixed-channel single conversion mode

After AD conversion completed, ADMOD0<EOCFN> is set to "1", ADMOD0<ADBFN> is cleared to "0", and the interrupt request is generated.

Conversion results are stored a conversion result register correspond to a channel.

Channel scan single conversion mode

After the channel scan conversion is completed, ADMOD0<EOCFN> is set to "1", AD-MOD0<ADBFN> is set to "0", and the interrupt request INTAD is generated.

Conversion results are stored a conversion result register correspond to a channel.

Fixed-channel repeat conversion mode

ADMOD0<ADBFN> is not cleared to "0". It remains at "1". The timing with which the interrupt request INTAD is generated can be selected by setting ADMOD0<ITM> to an appropriate setting. ADMOD0<EOCFN> is set with the same timing as this interrupt INTAD is generated.

a. One conversion

With  $\langle$ ITM[1:0]> set to "00", an interrupt request is generated each time one AD conversion is completed. In this case, the conversion results are always stored in the storage register ADREG08. After the conversion result is stored, <EOCFN> changes to "1".

b. Four conversions

With  $\langle$ ITM[1:0]> set to "01", an interrupt request is generated each time four AD conversions are completed. In this case, the conversion results are sequentially stored in the storage register ADREG08 through ADREG3B. After the conversion result is stored in ADREG3B, <EOCFN> is set to "1", and the storage of subsequent conversion results starts from ADREG08.

### c. 8 conversions

With  $\langle$ ITM[1:0] $>$  set to "10", an interrupt request is generated each time eight AD conversions are completed. In this case, the conversion results are sequentially stored in the storage register ADREG08 through ADREG7F. After the conversion result is stored in ADREG7F, <EOCFN> is set to "1", and the storage of subsequent conversion results starts from ADREG08.

・ Channel scan repeat conversion mode

Each time one AD conversion is completed, ADMOD0<EOCF> is set to "1" and interrupt request INTAD is generated. ADMOD0<ADBFN> is not cleared to "0". It remains at "1".

AD conversion results are stored in a AD conversion result register corresponding to a channel.

### (2) Top-priority AD conversion completion

After the AD conversion is completed, the top-priority AD conversion completion interrupt (IN-TADHP) is generated, and ADMOD2<EOCFHP> which indicates the completion of top-priority AD conversion is set to "1".

AD conversion results are stored in the AD conversion result register SP.

### (3) Data polling

To confirm the completion of AD conversion without using interrupts, data polling can be used. When AD conversion is completed, ADMOD0<EOCFN> is set to "1". To confirm the completion of AD conversion and to obtain the results, poll this bit.

AD conversion result storage register must be read by half word or word access. If  $\langle$ OVRx $>$  = "0" and  $\langle ADRxRF \rangle =$  "1", a correct conversion result has been obtained.

## <span id="page-415-0"></span>14.4.5.7 Interrupt generation timings and AD conversion result storage register

Table 14-1 shows a relation in the following three items: AD conversion modes, interrupt generation timings and flag operations. Table 14-2 shows a relation between analog channel inputs and AD conversion result registers.

## Table 14-1 Relations in conversion modes, interrupt generation timings and flag operations



Note:**ADMOD0<EOCFN> and ADMOD2<EOCFHP> are cleared upon read.**

#### Table 14-2 Relation between analog channels input and AD conversion result registers



Note:**To access the conversion result register, use a half-word or a word access.**

Cautions

The result value of AD conversion may vary depending on the fluctuation of the supply voltage, or may be affected by noise. When using analog input pins and ports alternately, do not read and write ports during conversion because the conversion accuracy may be reduced. Also the conversion accuracy may be reduced if the output ports current fluctuate during AD conversion.

Please take counteractive measures with the program such as averaging the AD conversion results.

## 14.4 Description of Operations

# 15. Watchdog Timer(WDT)

The watchdog timer (WDT) is for detecting malfunctions (runaways) of the CPU caused by noises or other disturbances and remedying them to return the CPU to normal operation.

If the watchdog timer detects a runaway, it generates a INTWDT interrupt or reset.

Note:INTWDT interrupt is a factor of the non-maskable interrupts (NMI).

Also, the watchdog timer notifies of the detecting malfunction to the external peripheral devices from the watchdog timer pin (WDTOUT) by outputting "Low".

Note:This product does not have the watchdog timer out pin (WDTOUT).

# 15.1 Configuration

Figure 15-1shows the block diagram of the watchdog timer.



Figure 15-1 Block Diagram of the Watchdog Timer

# 15.2 Register

The followings are the watchdog timer control registers and addresses.



# 15.2.1 WDMOD(Watchdog Timer Mode Register)





Note:INTWDT interrupt is a factor of the non-maskable interrupts (NMI).



<span id="page-420-0"></span>

# 15.2.2 WDCR (Watchdog Timer Control Register)





# 15.3 Operations

## 15.3.1 Basic Operation

The Watchdog timer is consists of the binary counters that work using the system clock (fsys) as an input. Detecting time can be selected between  $2^{15}$ ,  $2^{17}$ ,  $2^{19}$ ,  $2^{21}$ ,  $2^{23}$  and  $2^{25}$  by the WDMOD<WDTP[2:0]>. The detecting time as specified is elapsed, the watchdog timer interrupt (INTWDT) generates, and the watchdog timer out pin (WDTOUT) output "Low".

To detect malfunctions (runaways) of the CPU caused by noise or other disturbances, the binary counter of the watchdog timer should be cleared by software instruction before INTWDT interrupt generates. If the binary counter is not cleared, the non-maskable interrupt generates by INTWDT. Thus CPU detects malfunction (runway), malfunction countermeasure program is performed to return to the normal operation.

Additionally, it is possible to resolve the problem of a malfunction (runaway) of the CPU by connecting the watchdog timer out pin to reset pins of peripheral devices.

Note:This product does not include a watchdog timer out pin (WDTOUT).

## 15.3.2 Operation Mode and Status

The watchdog timer begins operation immediately after a reset is cleared.

If not using the watchdog timer, it should be disabled.

The watchdog timer cannot be used in the STOP mode, SLEEP mode and SLOW mode where high-speed frequency clock is stopped. Before transition to these modes, the watchdog timer should be disabled.

In IDLE mode, its operation depends on the WDMOD <I2WDT> setting.

Also, the binary counter is automatically stopped during debug mode.

# **TOSHIBA**

# 15.4 Operation when malfunction (runaway) is detected

## 15.4.1 INTWDT interrupt generation

In the Figure 15-2 shows the case that INTWDT interrupt generates (WDMOD<RESCR>="0").

When an overflow of the binary counter occurs, INTWDT interrupt generates. It is a factor of non-maskable interrupt (NMI). Thus CPU detects non-maskable interrupt and performs the countermeasure program.

The factor of non-maskable interrupt is the plural. CGNMIFLG identifies the factor of non-maskable interrupts. In the case of INTWDT interrupt, CGNMIFLG<NMIFLG0> is set.

When INTWDT interrupt generates, simultaneously the watchdog timer out (WDTOUT) output "Low". WDTOUT becomes "High" by the watchdog timer clearing that is writing clear code 0x4E to the WDCR register.

Note:This product does not have the watchdog timer output pin(WDTOUT).



Figure 15-2 INTWDT interrupt generation

## 15.4.2 Internal reset generation

Figure 15-3 shows the internal reset generation (WDMOD<RESCR>="1").

MCU is reset by the overflow of the binary counter. In this case, reset status continues for 32 states. A clock is initialized so that input clock (fsys) is the same as a high-speed frequency clock (fosc). This means fsys = fosc.



Figure 15-3 Internal reset generation

## 15.5 Control register

The watchdog timer (WDT) is controlled by two control registers WDMOD and WDCR.

## 15.5.1 Watchdog Timer Mode Register (WDMOD)

1. Specifying the detection time of the watchdog timer <WDTP[2:0]>.

Set the watchdog timer detecting time to WDMOD<WDTP[2:0]>. After reset, it is initialized to WDMOD<WDTP $[2:0]$  > = "000".

2. Enabling/disabling the watchdog timer <WDTE>.

When resetting, WDMOD <WDTE> is initialized to "1" and the watchdog timer is enabled.

To disable the watchdog timer to protect from the error writing by the malfunction, first <WDTE> bit is set to "0", and then the disable code (0xB1) must be written to WDCR register.

To change the status of the watchdog timer from "disable" to "enable," set the <WDTE> bit to "1".

3. Watchdog timer out reset connection <RESCR>

This register specifies whether WDTOUT is used for internal reset or interrupt. After reset, WDMOD<RESCR> is initialized to "1", the internal reset is generated by the overflow of binary counter.

## 15.5.2 Watchdog Timer Control Register(WDCR)

This is a register for disabling the watchdog timer function and controlling the clearing function of the binary counter.

## 15.5.3 Setting example

## 15.5.3.1 Disabling control

By writing the disable code (0xB1) to this WDCR register after setting WDMOD <WDTE> to "0," the watchdog timer can be disabled and the binary counter can be cleared.

> 7 6 5 4 3 2 1 0 WDMOD ← 0 - - - - - - - Set <WDTE> to "0". WDCR  $\leftarrow$  1 0 1 1 0 0 0 1 Writes the disable code (0xB1).

## 15.5.3.2 Enabling control

Set WDMOD <WDTE> to "1".

 7 6 5 4 3 2 1 0 WDMOD ← 1 - - - - - - - Set <WDTE> to "1".

### 15.5.3.3 Watchdog timer clearing control

Writing the clear code (0x4E) to the WDCR register clears the binary counter and it restarts counting.

 7 6 5 4 3 2 1 0 WDCR  $\leftarrow$  0 1 0 0 1 1 1 0 Writes the clear code (0x4E).

## 15.5.3.4 Detection time of watchdog timer

In the case that 2<sup>21</sup>/fsys is used, set "011" to WDMOD<WDTP[2:0]>.

 7 6 5 4 3 2 1 0 WDMOD ←  $1 \quad 0 \quad 1 \quad 1 \quad -$ 

# TOSHIBA

# 16. Real Time Clock (RTC)

# 16.1 Function

- 1. Clock (hour, minute and second)
- 2. Calendar (month, week, date and leap year)
- 3. Selectable 12 (am/ pm) and 24 hour display
- 4. Time adjustment + or − 30 seconds (by software)
- 5. Alarm (alarm output)
- 6. Alarm interrupt

# 16.2 Block Diagram





- Note 1: **Western calendar year column:This product uses only the final two digits of the year. The year following 99 is 00 years. Please take into account the first two digits when handling years in the western calendar.**
- Note 2: **Leap year:A leap year is divisible by 4 excluding a year divisible by 100; the year divisible by 100 is not considered to be a leap year. Any year divisible by 400 is a leap year. This product is considered the year divisible by 4 to be a leap year and does not take into account the above exceptions. It needs adjustments for the exceptions.**

# 16.3 Detailed Description Register

## 16.3.1 Register List

The registers and the addresses related to RTC are shown as below.

RTC has two functions, PAGE0 (clock) and PAGE1 (alarm), which share some parts of registers.

The PAGE can be selected by setting RTCPAGER<PAGE >.



Note 1: **"0" is read by reading the address. Writing is disregarded.** Note 2: **Access to the "Reserved" areas is prohibited.**

## 16.3.2 Control Register

Reset operation initializes the following registers.

- ・ RTCPAGER<PAGE>, <ADJUST>, <INTENA>
- ・ RTCRESTR<RSTALM>, <RSTTMR>, <DIS16HZ>, <DIS1HZ>

Other clock-related registers are not initialized by reset operation.

Before starting the RTC, set the time, month, day, day of the week, year and leap year in the relevant registers.

Caution is required in setting clock data, adjusting seconds or resetting the clock.

Refer to ["16.4.3 Entering the Low Power Consumption Mode"](#page-438-0) for more information.



## Table 16-1 PAGE0 (clock function) register

Note:Reading RTCSECR, RTCMINR, RTCHOURR, RTCDAYR, RTCMONTHR, RTCYEARR of PAGE0 captures the current state.

## Table 16-2 PAGE1 (alarm function) registers



Note 1: **Reading RTCMINR, RTCHOURR, RTCDAYR, RTCMONTHR, RTCYEARR of PAGE1 captures the current state.** Note 2: **RTCSECR, RTCMINR, RTCHOURR, RTCDAYR, RTCDATER, RTCMONTHR, RTCYEARR of PAGE0 and RTCYEARR of PAGE1 (for leap year) must be read twice and compare the data captured.**

Note:**Regarding the Table 16-1 and the Table 16-2,"FD" indicates TMPM330FDFG, "FY" indicates TMPM330FYFG and "FW" indicates TMPM330FWFG.**

# 16.3.3 Detailed Description of Control Register

## 16.3.3.1 RTCSECR (Second column register (for PAGE0 only))





Note:**The setting other than listed above is prohibited.**

## 16.3.3.2 RTCMINR (Minute column register (PAGE0/1))





Note:**The setting other than listed above is prohibited.**

# **TOSHIBA**

16.3.3.3 RTCHOURR (Hour column register(PAGE0/1))







Note:**The setting other than listed above is prohibited.**

(2) 12-hour clock mode (RTCMONTHR<MO0> = "0")





Note:**The setting other than listed above is prohibited.**

## 16.3 Detailed Description Register

## 16.3.3.4 RTCDAYR (Day of the week column register(PAGE0/1))





Note:**The setting other than listed above is prohibited.**

## 16.3.3.5 RTCDATER (Day column register (for PAGE0/1 only))





Note 1: **The setting other than listed above is prohibited.**

Note 2: **Do not set for non-existent days (e.g.: 30th Feb.).**
#### 16.3.3.6 RTCMONTHR (Month column register (for PAGE0 only))





Note:**The setting other than listed above is prohibited.**

#### 16.3.3.7 RTCMONTHR (Selection of 24-hour clock or 12-hour clock24(for PAGE1 only))





Note:**Do not change the RTCMONTHR<MO0> while the RTC is in operation.**

#### 16.3.3.8 RTCYEARR (Year column register (for PAGE0 only))





Note:**The setting other than listed above is prohibited.**

#### 16.3.3.9 RTCYEARR (Leap year register (for PAGE1 only))





# **TOSHIBA**

### 16.3.3.10 RTCPAGER(PAGE register(PAGE0/1))





Note 1: **A read-modify-write operation cannot be porfomed.**

Note 2: **To set interrupt enable bits to <ENATMR>, <ENAALM> and <INTENA>, you must follow the order specified here. Make sure not to set them at the same time (make sure that there is time lag between interrupt enable and clock/ alarm enable).To change the setting of <ENATMR> and <ENAALM>, <INTENA> must be disabled first.**

Example: Clock setting/Alarm setting



#### 16.3 Detailed Description Register

### 16.3.3.11 RTCRESTR (Reset register (for PAGE0/1))





Note 1: A read-modify-write operation cannot be performed.

Note 2: "FD" indicates TMPM330FDFG, "FY" indicates TMPM330FYFG and "FW" indicates TMPM330FWFG.

The setting of <DIS1HZ> and <DIS16MHZ>,RTCPAGER<ENAALM> used for alarm, 1Hz interrupt and 16Hz interrupt is shown as below.



## 16.4 Operational Description

The RTC incorporates a second counter that generates a 1Hz signal from a 32.768 kHz signal.

The second counter operation must be taken into account when using the RTC.

#### 16.4.1 Reading clock data

1. Using 1Hz interrupt

The 1Hz interrupt is generated being synchronized with counting up of the second counter.

Data can be read correctly if reading data after 1Hz interrupt occurred.

2. Using pair reading

There is a possibility that the clock data may be read incorrectly if the internal counter operates carry during reading. To ensure correct data reading, read the clock data twice as shown below. A pair of data read successively needs to match.



#### Figure 16-2 Flowchart of the clock data reading

#### 16.4.2 Writing clock data

A carry during writing ruins correct data writing. The following procedure ensures the correct data writing.

1. Using 1 Hz interrupt

The 1Hz interrupt is generated by being synchronized with counting up of the second counter. If data is written in the time between 1Hz interrupt and subsequent one second count, it completes correctly.

2. Resetting counter

Write data after resetting the second counter.

The 1Hz-interrupt is generated one second after enabling the interrupt subsequent to counter reset.

The time must be set within one second after the interrupt.



Figure 16-3 Flowchart of the clock data writing

3. Disabling the clock

Writing "0" to RTCPAGER<ENATMR> disables clock operation including a carry. Stop the clock after the 1Hz-interrupt. The second counter keeps counting. Set the clock again and enable the clock within one second before next 1Hz-interrupt



Figure 16-4 Flowchart of the disabling clock

## 16.4.3 Entering the Low Power Consumption Mode

To enter SLEEP mode, in which the system clock stops, after changing clock data, adjusting seconds or resetting the clock, be sure to observe one of the following procedures

- 1. After changing the clock setting registers, setting the RTCPAGER<ADJUST> bit or setting the RTCRESTR<RSTTMR> bit, wait for one second for an interrupt to be generated.
- 2. After changing the clock setting registers, setting the RTCPAGER<ADJUST> bit or setting the RTCRESTR<RSTTMR> bit, read the corresponding clock register values, <ADJUST> or <RSTTMR> to make sure that the setting you have made is reflected.

## 16.5 Alarm function

By writing "1" to RTCPAGER<PAGE>, the alarm function of the PAGE1 registers is enabled. One of the following three signals is output to the  $\overline{\text{ALARM}}$  pin.

- 1. "Low" pulse (when the alarm register corresponds with the clock)
- 2. 1Hz cycle "Low" pulse
- 3. 16Hz cycle "Low" pulse

In any cases shown above, the INTRTC outputs one cycle pulse of low-speed clock. It outputs the INTRTC interrupt request simultaneously.

The INTRTC interrupt signal is falling edge triggered.Specify the falling edge as the active state in the CG Interrupt Mode Control Register

## 16.5.1 "Low" pulse (when the alarm register corresponds with the clock)

"Low" pulse is output to the ALARM pin when the values of the PAGE0 clock register and the PAGE1 alarm register correspond. The INTRTC interrupt is generated and the alarm is triggered.

The alarm settings

Initialize the alarm with alarm prohibited. Write "1" to RTCRESTR<RSTALM>.

It makes the alarm setting to be 00 minute, 00 hour, 01 day and Sunday.

Setting alarm for min., hour, date and day is done by writing data to the relevant PAGE1 register.

Enable the alarm with the RTCPAGER <ENAALM> bit. Enable the interrupt with the RTCPAGER <INTE-NA> bit.

The following is an example program for outputting an alarm from the ALARM pin at noon (12:00) on Monday 5th.



The above alarm works in synchronization with the low-speed clock. When the CPU is operating at high frequency oscillation, a maximum of one clock delay at fs (about 30μs) may occur for the time register setting to become valid.

Note:**To make the alarm work repeatedly (e.g. every Wednesday at 12:00), next alarm must be set during the INTRTC interrupt routine that is generated when the time set for the alarm matches the RTC count.**

## 16.5.2 1Hz cycle "Low" pulse1 Hz

The RTC outputs a "Low" pulse cycle of low-speed 1Hz clock to the ALARM pin by setting RTCPAG-ER<INTENA>="1" after setting RTCPAGER<ENAALM>= "0", RTCRESTR<DIS1HZ>= "0" and <DIS16HZ>= "1". It generates an INTRTC interrupt simultaneously.

## 16.5.3 16Hz cycle "Low" pulse16 Hz

The RTC outputs a "Low" pulse cycle of low-speed 16Hz clock to the ALARM pin by setting RTCPAG-ER<INTENA>="1" after setting RTCPAGER<ENAALM>= "0", RTCRESTR<DIS1HZ>= "1" and <DIS16HZ>= "0". It generates an INTRTC interrupt simultaneously.

16. Real Time Clock (RTC)

#### 16.5 Alarm function

## 17. Flash Memory Operation

This section describes the hardware configuration and operation of the flash memory.

## 17.1 Flash Memory

## 17.1.1 Features

1. Memory capacity

The TMPM330FDFG/FYFG/FWFG devices contain flash memory. The memory sizes and configurations of each device are shown in the table below.

Independent write access to each block is available. When the CPU is to access the internal flash memory, 32-bit data bus width is used.

2. Write/erase time

Writing is executed per page. The TMPM330FDFG/TMPM330FYFG contain 128 words and the TMPM330FWFG contains 64 words in a page.

Page writing requires 1.25ms (typical) regardless of number of words.

A block erase requires 0.1 sec. (typical).

The following table shows write and erase time per chip.



#### Note: **The above values are theoretical values not including data transfer time. The write time per chip depends on the write method to be used by the user.**

3. Programming method

There are two types of the onboard programming mode for the user to program (rewrite) the device while it is mounted on the user's board:

- ・ The onboard programming mode
- a. User boot mode

The user's original rewriting method can be supported.

b. Single boot mode

The rewriting method to use serial data transfer (Toshiba's unique method) can be supported.

4. Rewriting method

The flash memory included in this device is generally compliant with the applicable JEDEC standards except for some specific functions. Therefore, if the user is currently using an external flash memory

device, it is easy to implement the functions into this device. Furthermore, the user is not required to build his/her own programs to realize complicated write and erase functions because such functions are automatically performed using the circuits already built-in the flash memory chip.



#### 5. Protect/ Security Function

This device is also implemented with a read-protect function to inhibit reading flash memory data from any external writer device. On the other hand, rewrite protection is available only through command-based software programming; any hardware setting method to apply +12VDC is not supported. See the chapter "ROM protection" for details of ROM protection and security function.

Note: **If a password is set to 0xFF (erased data), it is difficult to protect data securely due to an easy-to-guess password. Even if Single Boot mode is not used, it is recommended to set a unique value as a password.**



## 17.1.2 Block Diagram of the Flash Memory Section

Figure 17-1 Block Diagram of the Flash Memory Section

## 17.2 Operation Mode

This device has three operation modes including the mode not to use the internal flash memory.





Among the flash memory operation modes listed in the above table, the User Boot mode and the Single Boot mode are the programmable modes. These two modes, the User Boot mode and the Single Boot mode, are referred to as "Onboard Programming" modes where onboard rewriting of internal flash memory can be made on the user's card.

Either the Single Chip or Single Boot operation mode can be selected by externally setting the level of the BOOT (PH0) pin while the device is in reset status.









## 17.2.1 Reset Operation

To reset the device, ensure that the power supply voltage is within the operating voltage range, that the internal oscillator has been stabilized, and that the RESET input is held at "0" for a minimum duration of 12 system clocks (0.3 μs with 40MHz operation; the "1/1" clock gear mode is applied after reset).

- Note 1: **Regarding power-on reset of devices with internal flash memory; for devices with internal flash memory, it is necessary to apply "0" to the RESET inputs upon power on for a minimum duration of 700 microseconds regardless of the operating frequency.**
- Note 2: **While flash auto programming or deletion is in progress, at least 0.5 microseconds of reset period is required regardless of the system clock frequency. In this condition, it takes approx. 2 ms to enable reading after reset.**

## 17.2.2 User Boot Mode (Single chip mode)

User Boot mode is to use flash memory programming routine defined by users. It is used when the data transfer buses for flash memory program code on the old application and for serial I/O are different. It operates at the single chip mode; therefore, a switch from normal mode in which user application is activated at the single chip mode to User Boot Mode for programming flash is required. Specifically, add a mode judgment routine to a reset program in the old application.

The condition to switch the modes needs to be set by using the I/O of TMPM330FDFG/FYFG/FWFG in conformity with the user's system setup condition. Also, flash memory programming routine that the user uniquely makes up needs to be set in the new application. This routine is used for programming after being switched to User Boot Mode. The execution of the programming routine must take place while it is stored in the area other than the flash memory since the data in the internal flash memory cannot be read out during delete/ writing mode. Once re-programming is complete, it is recommended to protect relevant flash blocks from accidental corruption during subsequent Single-Chip (Normal mode) operations. Be sure not to cause any exceptions including a non-maskable while User Boot Mode.

(1-A) and (1-B) are the examples of programming with routines in the internal flash memory and in the external memory. For a detailed description of the erase and program sequence, refer to ["17.3 On-board Programming of](#page-483-0) [Flash Memory \(Rewrite/Erase\)".](#page-483-0)

#### 17.2.2.1 (1-A) Method 1: Storing a Programming Routine in the Flash Memory

#### (1) Step-1

Determine the conditions (e.g., pin states) required for the flash memory to enter User Boot mode and the I/O bus to be used to transfer new program code. Create hardware and software accordingly. Before installing the TMPM330FDFG/FYFG/FWFG on a printed circuit board, write the following program routines into an arbitrary flash block using programming equipment.





#### (2) Step-2

After RESET is released, the reset procedure determines whether to put the TMPM330FDFG/FYFG/ FWFG flash memory in User Boot mode. If mode switching conditions are met, the flash memory enters User Boot mode. (All interrupts including NMI must be disabled while in User Boot mode.)



#### (3) Step-3

Once transition to User Boot mode is occurred, execute the copy routine (c) to copy the flash programming routine (b) to the TMPM330FDFG/FYFG/FWFG on-chip RAM.



#### (4) Step-4

Jump program execution to the flash programming routine in the on-chip RAM to erase a flash block containing the old application program code.



#### (5) Step-5

Continue executing the flash programming routine to download new program code from the host controller and program it into the erased flash block. When the programming is completed, the writing or erase protection of that flash block in the user's program area must be set.



# **TOSHIBA**

### (6) Step-6

Set RESET to "0" to reset the TMPM330FDFG/FYFG/FWFG. Upon reset, the on-chip flash memory is put in Normal mode. After RESET is released, the CPU will start executing the new application program code.



#### 17.2.2.2 (1-B) Method 2: Transferring a Programming Routine from an External Host

(1) Step-1

Determine the conditions (e.g., pin states) required for the flash memory to enter User Boot mode and the I/O bus to be used to transfer new program code. Create hardware and software accordingly. Before installing the TMPM330FDFG/FYFG/FWFG on a printed circuit board, write the following program routines into an arbitrary flash block using programming equipment.

(a) Mode judgment routine: Code to determine whether or not to switch to User Boot mode (b) Transfer routine: Code to download new program code from a host controller

Also, prepare a programming routine shown below on the host controller:

(c) Programming routine: Code to download new program code from an external host controller and re-program the flash memory



#### (2) Step-2

After RESET is released, the reset procedure determines whether to put the TMPM330FDFG/FYFG/ FWFG flash memory in User Boot mode. If mode switching conditions are met, the flash memory enters User Boot mode. (All interrupts including NMI must be disabled while in User Boot mode).



#### (3) Step-3

Once User Boot mode is entered, execute the transfer routine (b) to download the flash programming routine (c) from the host controller to the TMPM330FDFG/FYFG/FWFG on-chip RAM.



#### (4) Step-4

Jump program execution to the flash programming routine in the on-chip RAM to erase a flash block containing the old application program code.



#### (5) Step-5

Continue executing the flash programming routine to download new program code from the host controller and program it into the erased flash block. When the programming is completed, the writing or erase protection of that flash block in the user program area must be set.



# **TOSHIBA**

#### (6) Step-6

Set RESET to "0" low to reset the TMPM330FDFG/FYFG/FWFG. Upon reset, the on-chip flash memory is put in Normal mode. After RESET is released, the CPU will start executing the new application program code.



In Single Boot mode, the flash memory can be re-programmed by using a program contained in the TMPM330FDFG/FYFG/FWFG on-chip boot ROM. This boot ROM is a masked ROM. When Single Boot mode is selected upon reset, the boot ROM is mapped to the address region including the interrupt vector table while the flash memory is mapped to an address region different from it.

Single Boot mode allows for serial programming of the flash memory. Channel 0 of the SIO (SIO0) of the TMPM330FDFG/FYFG/FWFG is connected to an external host controller. Via this serial link, a programming routine is downloaded from the host controller to the TMPM330FDFG/FYFG/FWFG on-chip RAM. Then, the flash memory is re-programmed by executing the programming routine. The host sends out both commands and programming data to re-program the flash memory. Communications between the SIO0 and the host must follow the protocol described later. To secure the contents of the flash memory, the validity of the application's password is verified before a programming routine is downloaded into the on-chip RAM. If password matching fails, the transfer of a programming routine itself is aborted. As in the case of User Boot mode, all interrupts including the non-maskable interrupt (NMI) must be disabled in Single Boot mode while the flash memory is being erased or programmed. In Single Boot mode, the boot-ROM programs are executed in Normal mode.

Once re-programming is complete, it is recommended to protect relevant flash blocks from accidental corruption during subsequent Single-Chip (Normal mode) operations.

## 17.2.3.1 (2-A) Using the Program in the On-Chip Boot ROM

## (1) Step-1

The flash block containing the older version of the program code need not be erased before executing the programming routine. Since a programming routine and programming data are transferred via the SIO (SIO0), the SIO0 must be connected to a host controller. Prepare a programming routine (a) on the host controller.



# **TOSHIBA**

### (2) Step-2

Set the RESET pin to "1" to cancel the reset of the TMPM330FDFG/FYFG/FWFG when the BOOT pin has already been set to "0". After reset, CPU reboots from the on-chip boot ROM. The 12 byte password transferred from the host controller via SIO0 is first compared to the contents of the special flash memory locations. (If the flash block has already been erased, the password is 0xFF).



## (3) Step-3

If the password was correct, the boot program downloads, via the SIO0, the programming routine (a) from the host controller into the on-chip RAM of the TMPM330FDFG/FYFG/FWFG. The programming routine must be stored in the range from 0x2000\_0400 to the end address of RAM.



#### (4) Step-4

The CPU jumps to the programming routine (a) in the on-chip RAM to erase the flash block containing the old application program code. The Block Erase or Chip Erase command may be used.



#### (5) Step-5

Next, the programming routine (a) downloads new application program code from the host controller and programs it into the erased flash block. When the programming is completed, the writing or erase protection of that flash block in the user's program area must be set.

In the example below, new program code comes from the same host controller via the same SIO0 channel as for the programming routine. However, once the programming routine has begun to execute, it is free to change the transfer path and the source of the transfer. Create board hardware and a programming routine to suit your particular needs.



#### (6) Step-6

When programming of the flash memory is complete, power off the board and disconnect the cable leading from the host to the target board. Turn on the power again so that the TMPM330FDFG/FYFG/ FWFG re-boots in Single-Chip (Normal) mode to execute the new program.



## 17.2.4 Configuration for Single Boot Mode

To execute the on-board programming, boot the TMPM330FDFG/FYFG/FWFG with Single Boot mode following the configuration shown below.

> $\overline{BOOT}$ (PH0) = 0  $\overline{\text{RESET}} = 0 \rightarrow 1$

Set the RESET input to "0", and set the each  $\overline{BOOT}$  (PH0) pins to values shown above, and then release RESET (high).

## 17.2.5 Memory Map

Figure 17-3 shows a comparison of the memory maps in Normal and Single Boot modes. In Single Boot mode, the internal flash memory is mapped to 0x3F80\_0000 and later addresses, and the Internal boot ROM (Mask ROM) is mapped to 0x0000\_0000 through 0x0000\_1FFF.

The internal flash memory and RAM addresses of each device are shown below.



Note:In addition to 256KB flash area, the TMPM330FYFG provides 128-word data/password area (1 page) for Show Product Information command.



Figure 17-3 Memory Maps for TMPM330FDFG

## 17.2.6 Interface specification

In Single Boot mode, an SIO channel is used for communications with a programming controller. The same configuration is applied to a communication format on a programming controller to execute the on-board programming. Both UART (asynchronous) and I/O Interface (synchronous) modes are supported. The communication formats are shown below.

・ UART communication

Communication channel : SIO channel 0

Serial transfer mode : UART (asynchronous), half -duplex, LSB fast

Data length : 8 bit

Parity bits : None

STOP bits : 1 bit

Baud rate : Arbitrary baud rate

I/O interface mode

Communication channel : SIO channel 0

Serial transfer mode : I/O interface mode, full -duplex, LSB fast

Synchronization clock (SCLK0) : Input mode

Handshaking signal : PE4 configured as an output mode

Baud rate : Arbitrary baud rate

#### Table 17-3 Required Pin Connections



## 17.2.7 Data Transfer Format

Table 17-4 and [Table 17-6](#page-462-0) to [Table 17-9](#page-467-0) illustrate the operation commands and data transfer formats at each operation mode. In conjunction with this section, refer to ["17.2.10 Operation of Boot Program".](#page-468-0)





### 17.2.8 Restrictions on internal memories

Single Boot Mode places restrictions on the internal RAM and ROM as shown in Table 17-5.



Table 17-5 Restrictions in Single Boot Mode

## 17.2.9 Transfer Format for Single Boot Mode commands

The following tables shows the transfer format for each Single Boot Mode command. Use this section in conjunction with Chapter ["17.2.10 Operation of Boot Program".](#page-468-0)

#### <span id="page-462-0"></span>17.2.9.1 RAM Transfer





- Note 1: In I/O Interface mode, the baud rate for the transfers of the first and second bytes must be 1/16 of the desired baud rate.
- Note 2: In case of any negative acknowledge, the boot program returns to a state in which it waits for a command code (3rd byte). In I/O Interface mode, if a communication error occurs, a negative acknowledge does not occur.
- Note 3: The 19th to 25th bytes must be within the RAM address range from 0x2000\_0400 through the end address of RAM.
- Note 4: FD/ FY/ FW in the above table denotes the TMPM330FDFG, TMPM330FYFG and TMPM330FWFG respectively.

#### 17.2.9.2 Show Flash Memory SUM

#### Table 17-7 Transfer Format for the Show Flash Memory SUM Command



Note 1: **In I/O Interface mode, the baud rate for the transfers of the first and second bytes must be 1/16 of the desired baud rate.**

Note 2: **In case of any negative acknowledge, the boot program returns to a state in which it waits for a command code (3rd byte). In I/O Interface mode, if a communication error occurs, a negative acknowledge does not occur.**

#### 17.2.9.3 Transfer Format for the Show Product Information

#### Table 17-8 Transfer Format for the Show Product Information Command





#### Table 17-8 Transfer Format for the Show Product Information Command



#### Table 17-8 Transfer Format for the Show Product Information Command

Note 1: In I/O Interface mode, the baud rate for the transfers of the first and second bytes must be 1/16 of the desired baud rate.

Note 2: In case of any negative acknowledge, the boot program returns to a state in which it waits for a command code (3rd byte). In I/O Interface mode, if a communication error occurs, a negative acknowledge does not occur.

Note 3: FD/ FY/ FW in the above table denotes the TMPM330FDFG, TMPM330FYFG and TMPM330FWFG respectively.

Note 4: The RAM actual end address of the TMPM330FYFG is 0x2000\_3FFF.

Note 5: The flash memory actual end address of the TMPM330FYFG is 0x3F83 FFFF. In addition to 256KB flash area, the TMPM330FYFG provides 128-word data/ password area (0x3F87\_FF00 to 0x3F87\_FF80, 1 page) for Show Product Information command.

Note 6: The actual number of the TMPM330FYFG flash blocks is one.

#### <span id="page-467-0"></span>17.2.9.4 Chip Erase and Protect Bit Erase



#### Table 17-9 Transfer Format for the Chip and Protection Bit Erase Command

Note 1: **In I/O Interface mode, the baud rate for the transfers of the first and second bytes must be 1/16 of the desired baud rate.**

Note 2: **In case of any negative acknowledge, the boot program returns to a state in which it waits for a command code (3rd byte). In I/O Interface mode, if a communication error occurs, a negative acknowledge does not occur.**
# 17.2.10 Operation of Boot Program

When Single Boot mode is selected, the boot program is automatically executed on startup. The boot program offers these four commands, of which the details are provided on the following subsections.

1. RAM Transfer command

The RAM Transfer command stores program code transferred from a host controller to the on-chip RAM and executes the program once the transfer is successfully completed. The user program RAM space can be assigned to the range from  $0x2000$   $0400$  to the end address of RAM, whereas the boot program area (0x2000  $0000 - 0x2000$  03FF) is unavailable. The user program starts at the assigned RAM address.

The RAM Transfer command can be used to download a flash programming routine of your own; this provides the ability to control on-board programming of the flash memory in a unique manner. The programming routine must utilize the flash memory command sequences described in Section [17.3.](#page-483-0) Before initiating a transfer, the RAM Transfer command verifies a password sequence coming from the controller against that stored in the flash memory.

#### Note: **If a password is set to 0xFF (erased data), it is difficult to protect data securely due to an easy-to-guess password. Even if Single Boot mode is not used, it is recommended to set a unique value as a password.**

2. Show Flash Memory SUM command

The Show Flash Memory SUM command adds the entire contents of the flash memory together. The boot program does not provide a command to read out the contents of the flash memory. Instead, the Flash Memory SUM command can be used for software revision management.

3. Show Product Information command

The Show Product Information command provides the product name, on-chip memory configuration and the like. This command also reads out the contents of the flash memory locations at addresses shown below. In addition to the Show Flash Memory Sum command, these locations can be used for software revision management.



4. Chip and Protection Bit Erase command

This command erases the entire area of the flash memory automatically without verifying a password. All the blocks in the memory cell and their protection conditions are erased even when any of the blocks are prohibited from writing and erasing. When the command is completed, the FCSECBIT <SECBIT> bit is set to "1". This command serves to recover boot programming operation when a user forgets the password. Therefore password verification is not executed.

## 17.2.10.1 RAM Transfer Command

See [Table 17-6](#page-462-0) for the transfer format of this command.

- 1. The 1st byte specifies which one of the two serial operation modes is used. For a detailed description of how the serial operation mode is determined, see ["17.2.10.6 Determination of a Serial](#page-477-0) [Operation Mode"](#page-477-0) described later. If it is determined as UART mode, the boot program then checks if the SIO0 is programmable to the baud rate at which the 1st byte was transferred. During the first-byte interval, the RXE bit in the SC0MOD register is cleared.
	- ・ To communicate in UART mode

Send, from the controller to the target board, 0x86 in UART data format at the desired baud rate. If the serial operation mode is determined as UART, then the boot program checks if the SIO0 can be programmed to the baud rate at which the first byte was transferred. If that baud rate is not possible, the boot program aborts, disabling any subsequent communications.

To communicate in I/O Interface mode

Send, from the controller to the target board, 0x30 in I/O Interface data format at 1/16 of the desired baud rate. Also send the 2nd byte at the same baud rate. Then send all subsequent bytes at a rate equal to the desired baud rate.

In I/O Interface mode, the CPU sees the serial receive pin as if it were a general input port in monitoring its logic transitions. If the baud rate of the incoming data is high or the chip's operating frequency is high, the CPU may not be able to keep up with the speed of logic transitions. To prevent such situations, the 1st and 2nd bytes must be transferred at 1/16 of the desired baud rate; then the boot program calculates 16 times that as the desired baud rate. When the serial operation mode is determined as I/O Interface mode, the SIO0 is configured for SCLK Input mode. Beginning with the third byte, the controller must ensure that its AC timing restrictions are satisfied at the selected baud rate. In the case of I/O Interface mode, the boot program does not check the receive error flag; thus there is no such thing as error acknowledge (bit 3, 0x08).

- 2. The 2nd byte, transmitted from the target board to the controller, is an acknowledge response to the 1st byte. The boot program echoes back the first byte: 0x86 for UART mode and 0x30 for I/ O Interface mode.
	- UART mode

If the SIO0 can be programmed to the baud rate at which the 1st byte was transferred, the boot program programs the SC0BRCR and sends back 0x86 to the controller as an acknowledge. If the SIO0 is not programmable at that baud rate, the boot program simply aborts with no error indication. Following the 1st byte, the controller should allow for a time-out period of five seconds. If it does not receive 0x86 within the allowed time-out period, the controller should give up the communication. The boot program sets the RXE bit in the SC0MOD0 register to enable reception ("1") before loading the SIO transmit buffer with 0x86.

I/O Interface mode

The boot program programs the SC0MOD0 and SC0CR registers to configure the SIO0 in I/O Interface mode (clocked by the rising edge of SCLK0), writes 0x30 to the SC0BUF. Then, the SIO0 waits for the SCLK0 signal to come from the controller. Following the transmission of the 1st byte, the controller should send the SCLK clock to the target board after a certain idle time (several microseconds). This must be done at 1/16 the desire baud rate. If the 2nd byte, which is from the target board to the controller, is 0x30, then the controller should take it as a go-ahead. The controller must then deliver the 3rd byte to the target board at a rate equal to the desired baud rate. The boot program sets the RXE bit in the SC0MOD register to enable reception before loading the SIO transmit buffer with 0x30.

- The 3rd byte transmitted from the controller to the target board is a command. The code for the RAM Transfer command is 0x10.
- 4. The 4th byte, transmitted from the target board to the controller, is an acknowledge response to the 3rd byte. Before sending back the acknowledge response, the boot program checks for a receive error. If there was a receive error, the boot program transmits 0xX8 (bit 3) and returns to the state

# 'OSHIBA

in which it waits for a command (the third byte) again. In this case, the upper four bits of the acknowledge response are undefined - they hold the same values as the upper four bits of the previously issued command. When the SIO0 is configured for I/O Interface mode, the boot program does not check for a receive error.

If the 3rd byte is equal to any of the command codes listed in [Table 17-4](#page-461-0), the boot program echoes it back to the controller. When the RAM Transfer command was received, the boot program echoes back a value of 0x10 and then branches to the RAM Transfer routine. Once this branch is taken, password verification is done. Password verification is detailed in a later section "Password". If the 3rd byte is not a valid command, the boot program sends back  $0xX1$  (bit 0) to the controller and returns to the state in which it waits for a command (the third byte) again. In this case, the upper four bits of the acknowledge response are undefined - they hold the same values as the upper four bits of the previously issued command.

The 5th to 16th bytes transmitted from the controller to the target board, are a 12-byte password. Each byte is compared to the contents of following addresses in the flash memory. The verification is started with the 5th byte and the smallest address in the designated area. If the password verification fails, the RAM Transfer routine sets the password error flag.



- 6. The 17th byte is a checksum value for the password sequence (5th to 16th bytes). To calculate the checksum value for the 12-byte password, add the 12 bytes together, drop the carries and take the two's complement of the total sum. Transmit this checksum value from the controller to the target board. The checksum calculation is described in details in a later section "Checksum Calculation".
- 7. The 18th byte, transmitted from the target board to the controller, is an acknowledge response to the 5th to 17th bytes. First, the RAM Transfer routine checks for a receive error in the 5th to 17th bytes. If there was a receive error, the boot program sends back 0x18 (bit 3) and returns to the state in which it waits for a command (i.e., the 3rd byte) again. In this case, the upper four bits of the acknowledge response are the same as those of the previously issued command (i.e., 1). When the SIO0 is configured for I/O Interface mode, the RAM Transfer routine does not check for a receive error.

Next, the RAM Transfer routine performs the checksum operation to ensure data integrity. Adding the series of the 5th to 16th bytes must result in 0x00 (with the carry dropped). If it is not 0x00, one or more bytes of data has been corrupted. In case of a checksum error, the RAM Transfer routine sends back 0x11 to the controller and returns to the state in which it waits for a command (i.e., the 3rd byte) again.

Finally, the RAM Transfer routine examines the result of the password verification. The following two cases are treated as a password error. In these cases, the RAM Transfer routine sends back 0x11 (bit 0) to the controller and returns to the state in which it waits for a command (i.e., the 3rd byte) again.

- Irrespective of the result of the password comparison, all the 12 bytes of a password in the flash memory are the same value other than 0xFF.
- Not the entire password bytes transmitted from the controller matched those contained in the flash memory.

When all the above verification has been successful, the RAM Transfer routine returns a normal acknowledge response  $(0x10)$  to the controller.

8. The 19th to 22nd bytes, transmitted from the controller the target board, indicate the start address of the RAM region where subsequent data (e.g., a flash programming routine) should be stored. The 19th byte corresponds to bits 31.24 of the address and the 22nd byte corresponds to bits 7.0 of the address.

- 9. The 23rd and 24th bytes, transmitted from the controller to the target board, indicate the number of bytes that will be transferred from the controller to be stored in the RAM. The 23rd byte corresponds to bits 15.8 of the number of bytes to be transferred, and the 24th byte corresponds to bits 7.0 of the number of bytes.
- 10. The 25th byte is a checksum value for the 19th to 24th bytes. To calculate the checksum value, add all these bytes together, drop the carries and take the two's complement of the total sum. Transmit this checksum value from the controller to the target board. The checksum calculation is described in details in a later section "Checksum Calculation".
- 11. The 26th byte, transmitted from the target board to the controller, is an acknowledge response to the 19th to 25th bytes of data. First, the RAM Transfer routine checks for a receive error in the 19th to 25th bytes. If there was a receive error, the RAM Transfer routine sends back 0x18 and returns to the command wait state (i.e., the 3rd byte) again. In this case, the upper four bits of the acknowledge response are the same as those of the previously issued command (i.e., 1). When the SIO0 is configured for I/O Interface mode, the RAM Transfer routine does not check for a receive error.

Next, the RAM Transfer routine performs the checksum operation to ensure data integrity. Adding the series of the 19th to 25th bytes must result in 0x00 (with the carry dropped). If it is not 0x00, one or more bytes of data has been corrupted. In case of a checksum error, the RAM Transfer routine sends back 0x11 to the controller and returns to the state in which it waits for a command (i.e., the 3rd byte) again.

The RAM storage start address must be within the range of  $0x2000$  0400 to the end address of RAM.

When the above checks have been successful, the RAM Transfer routine returns a normal acknowledge response (0x10) to the controller.

- 12. The 27th to mth bytes from the controller are stored in the on-chip RAM of the TMPM330FDFG/ FYFG/FWFG. Storage begins at the address specified by the 19th.22nd bytes and continues for the number of bytes specified by the 23rd.24th bytes.
- 13. The (m+1) th byte is a checksum value. To calculate the checksum value, add the 27th to mth bytes together, drop the carries and take the two's complement of the total sum. Transmit this checksum value from the controller to the target board. The checksum calculation is described in details in a later section "Checksum Calculation".
- 14. The  $(m+2)$  th byte is a acknowledge response to the 27th to  $(m+1)$  th bytes. First, the RAM Transfer routine checks for a receive error in the 27th to  $(m+1)$  th bytes. If there was a receive error, the RAM Transfer routine sends back 0x18 (bit 3) and returns to the state in which it waits for a command (i.e., the 3rd byte) again. In this case, the upper four bits of the acknowledge response are the same as those of the previously issued command (i.e., 1). When the SIO0 is configured for I/O Interface mode, the RAM Transfer routine does not check for a receive error.

Next, the RAM Transfer routine performs the checksum operation to ensure data integrity. Adding the series of the 27th to  $(m+1)$  th bytes must result in 0x00 (with the carry dropped). If it is not 0x00, one or more bytes of data has been corrupted. In case of a checksum error, the RAM Transfer routine sends back 0x11 (bit 0) to the controller and returns to the command wait state (i.e., the 3rd byte) again. When the above checks have been successful, the RAM Transfer routine returns a normal acknowledge response (0x10) to the controller.

15. If the (m+2) th byte was a normal acknowledge response, a branch is made to the address specified by the 19th to 22nd bytes.

## 17.2.10.2 Show Flash Memory SUM Command

See [Table 17-7](#page-463-0) for the transfer format of this command.

1. The processing of the 1st and 2nd bytes are the same as for the RAM Transfer command.

- 2. The 3rd byte, which the target board receives from the controller, is a command. The code for the Show Flash Memory Sum command is 0x20.
- 3. The 4th byte, transmitted from the target board to the controller, is an acknowledge response to the 3rd byte. Before sending back the acknowledge response, the boot program checks for a receive error. If there was a receive error, the boot program transmits 0xX8 (bit 3) and returns to the command wait state again. In this case, the upper four bits of the acknowledge response are undefined - they hold the same values as the upper four bits of the previously issued command. When the SIO0 is configured for I/O Interface mode, the boot program does not check for a receive error.

If the 3rd byte is equal to any of the command codes listed in [Table 17-4](#page-461-0), the boot program echoes it back to the controller. When the Show Flash Memory Sum command was received, the boot program echoes back a value of 0x20 and then branches to the Show Flash Memory Sum routine. If the 3rd byte is not a valid command, the boot program sends back 0xX1 (bit 0) to the controller and returns to the command wait state (the third byte) again. In this case, the upper four bits of the acknowledge response are undefined - they hold the same values as the upper four bits of the previously issued command.

- 4. The Show Flash Memory Sum routine adds all the bytes of the flash memory together. The 5th and 6th bytes, transmitted from the target board to the controller, indicate the upper and lower bytes of this total sum, respectively. For details on sum calculation, see a later section ["17.2.10.8](#page-481-0) [Calculation of the Show Flash Memory Sum Command".](#page-481-0)
- 5. The 7th byte is a checksum value for the 5th and 6th bytes. To calculate the checksum value, add the 5th and 6th bytes together, drop the carry and take the two's complement of the sum. Transmit this checksum value from the controller to the target board.
- 6. The 8th byte is the next command code.

### 17.2.10.3 Show Product Information Command

See [Table 17-8](#page-464-0) for the transfer format of this command.

- 1. The processing of the 1st and 2nd bytes are the same as for the RAM Transfer command.
- 2. The 3rd byte, which the target board receives from the controller, is a command. The code for the Show Product Information command is 0x30.
- 3. The 4th byte, transmitted from the target board to the controller, is an acknowledge response to the 3rd byte. Before sending back the acknowledge response, the boot program checks for a receive error. If there was a receive error, the boot program transmits 0xX8 (bit 3) and returns to the command wait state again. In this case, the upper four bits of the acknowledge response are undefined - they hold the same values as the upper four bits of the previously issued command. When the SIO0 is configured for I/O Interface mode, the boot program does not check for a receive error.

If the 3rd byte is equal to any of the command codes listed in [Table 17-4](#page-461-0), the boot program echoes it back to the controller. When the Show Flash Memory Sum command was received, the boot program echoes back a value of 0x30 and then branches to the Show Flash Memory Sum routine. If the 3rd byte is not a valid command, the boot program sends back 0xX1 (bit 0) to the controller and returns to the state in which it waits for a command (the third byte) again. In this case, the upper four bits of the acknowledge response are undefined - they hold the same values as the upper four bits of the previously issued command.

4. The 5th to 8th bytes, transmitted from the target board to the controller, are the data read from addresses shown below in the flash memory. Software version management is possible by storing a software ID in these locations.



5. The 9th to 20th bytes, transmitted from the target board to the controller, indicate the product name as shown below (where [ ] is a space) in ASCII code.



6. The 21st to 24th bytes, transmitted from the target board to the controller, indicate the start address of the flash memory area containing the password. Each product has own start address shown below.



- 7. The 25th to 28th bytes, transmitted from the target board to the controller, indicate the start address of the on-chip RAM, i.e., 0x00, 0x00, 0x00, 0x20.
- 8. The 29th to 32nd bytes, transmitted from the target board to the controller, are dummy data (0x00, 0x00, 0x00 and 0x00).
- 9. The 33rd to 36th bytes, transmitted from the target board to the controller, indicate the end address of the on-chip RAM. Each product has own end address shown below.



## Note: **The RAM actual end address of the TMPM330FYFG is 0x2000 3FFF.**

- 10. The 37th to 40th bytes, transmitted from the target board to the controller, are 0x00, 0x00, 0x00 and  $0x00$ . The 41st to 44th bytes, transmitted from the target board to the controller, are  $0x00$ . 0x00, 0x00 and 0x00.
- 11. The 45th and 46th bytes transmitted are 0x00, 0x00.
- 12. The 47th to 50th bytes, transmitted from the target board to the controller, indicate the start address of the on-chip flash memory, are 0x00, 0x00, 0x80, and 0x3F.
- 13. The 51st to 54th bytes, transmitted from the target board to the controller, indicate the end address of the on-chip flash memory. Each product has own end address shown below.



- Note: **The flash memory actual end address of the TMPM330FYFG is 0x3F83\_FFFF. In addition to 256KB flash area, the TMPM330FYFG provides 128-word data area (0x3F87\_FF00 . 0x3F87\_FF80, 1 page) for Show Product Information command and the password area.**
	- 14. The 55th to 56th bytes, transmitted from the target board to the controller, indicate the



number of flash blocks available. Each product transmits own number shown below.

- 15. The 57th to 83rd bytes, transmitted from the target board to the controller, contain information about the flash blocks. Flash blocks of the same size are treated as a group. Information about the flash blocks indicate the start address of a group, the size of the blocks in that group (in halfwords) and the number of the blocks in that group. The 57th to 65th bytes are the information about the 16-kbyte blocks. The 66th to 74th bytes are the information about the 32-kbyte blocks. The 75th to 83rd bytes are the information about the 64-kbyte blocks. The 84th to 92nd bytes are the information about the 128-kbyte blocks. See [Table 17-8](#page-464-0) for the values of bytes transmitted.
- 16. The 66th byte, transmitted from the target board to the controller, is a checksum value for the 5th to 92nd bytes. The checksum value is calculated by adding all these bytes together, dropping the carry and taking the two's complement of the total sum.
- 17. The 94th byte is the next command code.

### 17.2.10.4 Chip and Protection Bit Erase Command

See [Table 17-9](#page-467-0) for the transfer format of this command.

- 1. The processing of the 1st and 2nd bytes are the same as for the RAM Transfer command.
- 2. From the Controller to the TMPM330FDFG/FYFG/FWFG

The 3rd byte, which the target board receives from the controller, is a command. The code for the Show Product Information command is 0x40.

3. From the TMPM330FDFG/FYFG/FWFG to the Controller

The 4th byte, transmitted from the target board to the controller, is an acknowledge response to the 3rd byte.

Before sending back the acknowledge response, the boot program checks for a receive error. If there was a receive error, the boot program transmits  $0xX8$  (bit 3) and returns to the command wait state again. In this case, the upper four bits of the acknowledge response are undefined - they hold the same values as the upper four bits of the previously issued command.

If the 3rd byte is equal to any of the command codes listed in [Table 17-4,](#page-461-0) the boot program echoes it back to the controller. When the Show Flash Memory Sum command was received, the boot program echoes back a value of 0x40. If the 3rd byte is not a valid command, the boot program sends back 0xX1 (bit 0) to the controller and returns to the state in which it waits for a command (the third byte) again. In this case, the upper four bits of the acknowledge response are undefined - they hold the same values as the upper four bits of the previously issued command.

4. From the Controller to the TMPM330FDFG/FYFG/FWFG

The 5th byte, transmitted from the target board to the controller, is the Chip Erase Enable command code (0x54).

5. From the TMPM330FDFG/FYFG/FWFG to the Controller

The 6th byte, transmitted from the target board to the controller, is an acknowledge response to the 5th byte.

Before sending back the acknowledge response, the boot program checks for a receive error. If there was a receive error, the boot program transmits  $0xX8$  (bit 3) and returns to the command wait state again. In this case, the upper four bits of the acknowledge response are undefined - they hold the same values as the upper four bits of the previously issued command.

If the 5th byte is equal to any of the command codes to enable erasing, the boot program echoes it back to the controller. When the Chip and Protection Erase command was received, the boot program echoes back a value of 0x54 and then branches to the Chip Erase routine. If the 5th byte is not a valid command, the boot program sends back 0xX1 (bit 0) to the controller and returns to the state in which it waits for a command (the third byte) again. In this case, the upper four bits of the acknowledge response are undefined - they hold the same values as the upper four bits of the previously issued command.

6. From the TMPM330FDFG/FYFG/FWFG to the Controller

The 7th byte indicates whether the Chip Erase command is normally completed or not. At normal completion, completion code (0x4F) is sent. When an error was detected, error code (0x4C) is sent.

7. The 9th byte is the next command code.

## 17.2.10.5 Acknowledge Responses

The boot program represents processing states with specific codes. Table 17-10 to Table 17-13 show the values of possible acknowledge responses to the received data. The upper four bits of the acknowledge response are equal to those of the command being executed. Bit 3 of the code indicates a receive error. Bit 0 indicates an invalid command error, a checksum error or a password error. Bit 1 and bit 2 are always "0". Receive error checking is not done in I/O Interface mode.

### Table 17-10 ACK Response to the Serial Operation Mode Byte

| Return Value                                                        | Meaning                                                       |  |  |  |  |
|---------------------------------------------------------------------|---------------------------------------------------------------|--|--|--|--|
| 0x86                                                                | The SIO can be configured to operate in UART mode. (See Note) |  |  |  |  |
| The SIO can be configured to operate in I/O Interface mode.<br>0x30 |                                                               |  |  |  |  |

Note:**If the serial operation mode is determined as UART, the boot program checks if the SIO can be programmed to the baud rate at which the operation mode byte was transferred. If that baud rate is not possible, the boot program aborts, without sending back any response.**

#### Table 17-11 ACK Response to the Command Byte



Note:**The upper four bits of the ACK response are the same as those of the previous command code.**

Table 17-12 ACK Response to the Checksum Byte

| <b>Return Value</b> | Meaning                                |  |  |
|---------------------|----------------------------------------|--|--|
| 0xN8<br>(See Note)  | A receive error occurred.              |  |  |
| 0xN1<br>(See Note)  | A checksum or password error occurred. |  |  |
| 0xN0<br>(See Note)  | The checksum was correct.              |  |  |

Note: The upper four bits of the ACK response are the same as those of the operation command code. It is 1 (N; RAM transfer command data [7:4] ) when password error occurs.

Table 17-13 ACK Response to Chip and Protection Bit Erase Byte

| Return Value | Meaning                                          |  |  |  |
|--------------|--------------------------------------------------|--|--|--|
| 0x54         | The Chip Erase enabling command was received.    |  |  |  |
| 0x4F         | The Chip Erase command was completed.            |  |  |  |
| 0x4C         | The Chip Erase command was abnormally completed. |  |  |  |

## <span id="page-477-0"></span>17.2.10.6 Determination of a Serial Operation Mode

The first byte from the controller determines the serial operation mode. To use UART mode for communications between the controller and the target board, the controller must first send a value of 0x86 at a desired baud rate to the target board. To use I/O Interface mode, the controller must send a value of 0x30 at 1/16 the desired baud rate. Figure 17-4 shows the waveforms for the first byte.



Figure 17-4 Serial Operation Mode Byte

After RESET is released, the boot program monitors the first serial byte from the controller, with the SIO reception disabled, and calculates the intervals of tAB, tAC and tAD. [Figure 17-5](#page-478-0) shows a flowchart describing the steps to determine the intervals of tAB, tAC and tAD. As shown in the flowchart, the boot program captures timer counts each time a logic transition occurs in the first serial byte. Consequently,the calculated tAB, tAC and tAD intervals are bound to have slight errors. If the transfer goes at a high baud rate, the CPU might not be able to keep up with the speed of logic transitions at the serial receive pin. In particular, I/O Interface mode is more prone to this problem since its baud rate is generally much higher than that for UART mode. To avoid such a situation, the controller should send the first serial byte at 1/16 the desired baud rate.

The flowchart in [Figure 17-5](#page-478-0) shows how the boot program distinguishes between UART and I/O Interface modes. If the length of tAB is equal to or less than the length of tCD, the serial operation mode is determined as UART mode. If the length of tAB is greater than the length of tCD, the serial operation mode is determined as I/O Interface mode. Bear in mind that if the baud rate is too high or the timer operating frequency is too low, the timer resolution will be coarse, relative to the intervals between logic transitions. This becomes a problem due to inherent errors caused by the way in which timer counts are captured by software; consequently the boot program might not be able to determine the serial operation mode correctly. To prevent this problem, reset UART mode within the programming routine.

For example, the serial operation mode may be determined to be I/O Interface mode when the intended mode is UART mode. To avoid such a situation, when UART mode is utilized, the controller should allow for a time-out period within which it expects to receive an echo-back (0x86) from the target board. The controller should give up the communication if it fails to get that echo-back within the allowed time. When I/O Interface mode is utilized, once the first serial byte has been transmitted, the controller should send the SCLK clock after a certain idle time to get an acknowledge response. If the received acknowledge response is not 0x30, the controller should give up further communications.

When the intended mode is I/O interface mode, the first byte does not have to be 0x30 as long as tAB is greater than tCD as shown above. 0x91, 0xA1 or 0xB1 can be sent as the first byte code to determine the falling edges of Point A and Point C and the rising edges of Point B and Point D. If tAB is greater than tCD and SIO is selected by the resolution of the operation mode determination, the second byte code is 0x30 even though the transmitted code on the first byte is not 0x30 (The first byte code to determine I/O interface mode is described as 0x30).

<span id="page-478-0"></span>

Figure 17-5 Serial Operation Mode Byte Reception Flowchart



# Figure 17-6 Serial Operation Mode Determination Flowchart

## 17.2.10.7 Password

The RAM Transfer command  $(0x10)$  causes the boot program to perform password verification. Following an echo-back of the command code, the boot program verifies the contents of the 12-byte password area within the flash memory. The following table shows the password area of each product.



#### Note:**If a password is set to 0xFF (erased data area), it is difficult to protect data securely due to an easy-to-guess password. Even if Single Boot mode is not used, it is recommended to set a unique value as a password.**

If all these address locations contain the same bytes of data other than 0xFF, a password area error occurs as shown in [Figure 17-7.](#page-480-0) In this case, the boot program returns an error acknowledge  $(0x11)$  in response to the checksum byte (the 17th byte), regardless of whether the password sequence sent from the controller is all 0xFFs.

The password sequence received from the controller (5th to 16th bytes) is compared to the password stored in the flash memory. All of the 12 bytes must match to pass the password verification. Otherwise, a password error occurs, which causes the boot program to reply an error acknowledge in response to the checksum byte (the 17th byte).

The password verification is performed even if the security function is enabled.

# <span id="page-480-0"></span>**TOSHIBA**



Figure 17-7 Password Area Verification Flowchart

## <span id="page-481-0"></span>17.2.10.8 Calculation of the Show Flash Memory Sum Command

The result of the sum calculation "byte + byte + byte +  $\cdot \cdot \cdot$ " is responded by a word quantity. The Show Flash Memory Sum command adds all 512 Kbytes of the flash memory together and provides the total sum as a halfword quantity. The sum is sent to the controller, with the upper eight bits first, followed by the lower eight bits.

#### Note:**In the TMP330FYFG, the range from 256KB through the password area and from the password area through 0x007\_FFFF area are calculated as "0xFF".**

Example)



## 17.2.10.9 Checksum Calculation

The checksum byte for a series of bytes of data is calculated by adding the bytes together, dropping the carries, and taking the two's complement of the total sum. The Show Flash Memory Sum command and the Show Product Information command perform the checksum calculation. The controller must perform the same checksum operation in transmitting checksum bytes.

Example) Assume the Show Flash Memory Sum command provides the upper and lower bytes of the sum as 0xE5 and 0xF6. To calculate the checksum for a series of 0xE5 and 0xF6:

Add the bytes together

 $0xE5 + 0xF6 = 0x1DB$ 

Take the two's complement of the sum, and that is the checksum byte.

 $0 - 0xDB = 0x25$ 

# 17.2.11 General Boot Program Flowchart

Figure 17-8 shows an overall flowchart of the boot program.





# <span id="page-483-0"></span>17.3 On-board Programming of Flash Memory (Rewrite/Erase)

In on-board programming, the CPU is to execute software commands for rewriting or erasing the flash memory. The rewrite/erase control program should be prepared by the user beforehand. Because the flash memory content cannot be read while it is being written or erased, it is necessary to run the rewrite/erase program from the internal RAM after shifting to the user boot mode.

# 17.3.1 Flash Memory

Except for some functions, writing and erasing flash memory data are in accordance with the standard JEDEC commands. In writing or erasing, use 32-bit data transfer command of the CPU to enter commands to the flash memory. Once the command is entered, the actual write or erase operation is automatically performed internally.





## 17.3.1.1 Block Configuration

## (1) TMPM330FDFG



Figure 17-9 Block Configuration of Flash Memory (TMPM330FDFG)

## (2) TMPM330FYFG



# Figure 17-10 Block Configuration of Flash Memory (TMPM330FYFG)

Note:**In addition to 256KB flash area, the TMPM330FYFG provides 128-word data/password area (0x3F87\_FE00 . 0x3F87\_FFFF, 1 page) for Show Product Information command. To erase the content, execute the automatic chip erase command or assign block 0 with the automatic block erase command.**

# (3) TMPM330FWFG



Figure 17-11 Block Configuration of Flash Memory (TMPM330FWFG)

## 17.3.1.2 Basic operation

This flash memory device has the following two operation modes:

- The mode to read memory data (Read mode)
- The mode to automatically erase or rewrite memory data (Automatic operation)

Transition to the automatic mode is made by executing a command sequence while it is in the memory read mode. In the automatic operation mode, flash memory data cannot be read and any commands stored in the flash memory cannot be executed. In the automatic operation mode, any interrupt or exception generation cannot set the device to the read mode except when a hardware reset is generated. During automatic operation, be sure not to cause any exceptions other than reset and debug exceptions while a debug port is connected. Any exception generation cannot set the device to the read mode except when a hardware reset is generated.

#### (1) Read

When data is to be read, the flash memory must be set to the read mode. The flash memory will be set to the read mode immediately after power is applied, when CPU reset is removed, or when an automatic operation is normally terminated. In order to return to the read mode from other modes or after an automatic operation has been abnormally terminated, either the Read/reset command (a software command to be described later) or a hardware reset is used. The device must also be in the read mode when any command written on the flash memory is to be executed.

・ Read/reset command and Read command (software reset)

When ID-Read command is used, the reading operation is terminated instead of automatically returning to the read mode. In this case, the Read/reset command can be used to return the flash memory to the read mode. Also, when a command that has not been completely written has to be canceled, the Read/reset command must be used. The Read command is used to return to the read mode after executing 32-bit data transfer command to write the data "0x0000\_00F0" to an arbitrary address of the flash memory.

With the Read/reset command, the device is returned to the read mode after completing the third bus write cycle.

#### (2) Command write

This flash memory uses the command control method. Commands are executed by executing a command sequence to the flash memory. The flash memory executes automatic operation commands according to the address and data combinations applied (refer to Command Sequence).

If it is desired to cancel a command write operation already in progress or when any incorrect command sequence has been entered, the Read/reset command is to be executed. Then, the flash memory will terminate the command execution and return to the read.

While commands are generally comprised of several bus cycles, the operation to apply 32-bit data transmit command to the flash memory is called "bus write cycle." The bus write cycles are to be in a specific sequential order and the flash memory will perform an automatic operation when the sequence of the bus write cycle data and address of a command write operation is in accordance with a predefined specific sequence. If any bus write cycle does not follow a predefined command write sequence, the flash memory will terminate the command execution and return to the read mode.

#### Note 1: **Command sequences are executed from outside the flash memory area.**

Note 2: **Each bus write cycle must be sequentially executed by 32-bit data transmit command. While a command sequence is being executed, access to the flash memory is prohibited. Also, don't generate any interrupt (except debug exceptions when a debug port is connected).If such an operation is made, it can result in an unexpected read access to the flash memory and the command sequencer may not be able to correctly recognize the command. While it could cause an abnormal termination of the command sequence, it is also possible that the written command is incorrectly recognized.**

- Note 3: **For the command sequencer to recognize a command, the device must be in the read mode prior to executing the command. Be sure to check before the first bus write cycle that FCFLCS <RDY/BSY> is set to "1." It is recommended to subsequently execute a Read command.**
- Note 4: **Upon issuing a command, if any address or data is incorrectly written, be sure to perform a software reset to return to the read mode again.**

### 17.3.1.3 Reset(Hardware reset)

A hardware reset is used to cancel the operational mode set by the command write operation when forcibly termination during auto programming/ erasing or abnormal termination during automatic operation.

The flash memory has a reset input as the memory block and it is connected to the CPU reset signal. Therefore, when the RESET input pin of this device is set to VIL or when the CPU is reset due to any overflow of the watch dog timer, the flash memory will return to the read mode terminating any automatic operation that may be in progress. It should also be noted that applying a hardware reset during an automatic operation can result in incorrect rewriting of data. In such a case, be sure to perform the rewriting again.

Refer to Section ["17.2.1 Reset Operation"](#page-446-0) for CPU reset operations. After a given reset input, the CPU will read the reset vector data from the flash memory and starts operation after the reset is removed.

#### 17.3.1.4 Commands

#### (1) Automatic Page Programming

Writing to a flash memory device is to make "1" data cells to "0" data cells. Any "0" data cell cannot be changed to a "1" data cell. For making "0" data cells to "1" data cells, it is necessary to perform an erase operation.

The automatic page programming function of this device writes data of each page. The TMPM330FDFG/ TMPM330FYFG contain 128 words and the TMPM330FWFG contains 64 words in a page. A 128 word block is defined by a same [31:9] address and it starts from the address [8:0] = 0x00 and ends at the address  $[8:0] = 0x1$  FF. A 64 word block is defined by a same  $[31:8]$  address and it starts from the address  $[7:0] = 0x00$  and ends at the address  $[7:0] = 0xFF$ . This programming unit is hereafter referred to as a "page".

Writing to data cells is automatically performed by an internal sequencer and no external control by the CPU is required. The state of automatic page programming (whether it is in writing operation or not) can be checked by FCFLCS [0] <RDY/BSY> .

Also, any new command sequence is not accepted while it is in the automatic page programming mode. If it is desired to interrupt the automatic page programming, use the hardware reset function. If the operation is stopped by a hardware reset operation, it is necessary to once erase the page and then perform the automatic page programming again because writing to the page has not been normally terminated.

The automatic page programming operation is allowed only once for a page already erased. No programming can be performed twice or more times irrespective of the data cell value whether it is "1" or "0." Note that rewriting to a page that has been once written requires execution of the automatic block erase or automatic chip erase command before executing the automatic page programming command again. Note that an attempt to rewrite a page two or more times without erasing the content can cause damages to the device.

No automatic verify operation is performed internally to the device. So, be sure to read the data programmed to confirm that it has been correctly written.

The automatic page programming operation starts when the third bus write cycle of the command cycle is completed. On and after the fifth bus write cycle, data will be written sequentially starting from the next address of the address specified in the fourth bus write cycle (in the fourth bus write cycle, the page top address will be command written) (32 bits of data is input at a time). Be sure to use the 32-bit data transfer command in writing commands on and after the fourth bus cycle. In this, any 32-bit data transfer commands shall not be placed across word boundary. On and after the fifth bus write cycle, data is command written to the same page area. Even if it is desired to write the page only partially, it is required to perform the automatic page programming for the entire page. In this case, the address input for the fourth bus write cycle shall be set to the top address of the page. Be sure to perform command write operation with the input data set to "1" for the data cells not to be set to "0." For example, if the top address of a page is not to be written, set the input data of the fourth bus write cycle to 0xFFFFFFFF to command write the data.

Once the third bus cycle is executed, the automatic page programming is in operation. This condition can be checked by monitoring FCFLCS<RDY/BSY>. Any new command sequence is not accepted while it is in automatic page programming mode. If it is desired to stop operation, use the hardware reset function. Be careful in doing so because data cannot be written normally if the operation is interrupted. When a single page has been command written normally terminating the automatic page writing process, FCFLCS<RDY/BSY> is set to "1" and it returns to the read mode.

When multiple pages are to be written, it is necessary to execute the page programming command for each page because the number of pages to be written by a single execution of the automatic page program command is limited to only one page. It is not allowed for automatic page programming to process input data across pages.

Data cannot be written to a protected block. When automatic programming is finished, it automatically returns to the read mode. This condition can be checked by monitoring FCFLCS<RDY/BSY> . If automatic programming has failed, the flash memory is locked in the mode and will not return to the read mode. For returning to the read mode, it is necessary to execute hardware reset to reset the flash memory or the device. In this case, while writing to the address has failed, it is recommended not to use the device or not to use the block that includes the failed address.

#### Note:**Software reset becomes ineffective in bus write cycles on and after the fourth bus write cycle of the automatic page programming command.**

### (2) Automatic chip erase

The automatic chip erase operation starts when the sixth bus write cycle of the command cycle is completed.

This condition can be checked by monitoring FCFLCS<RDY/BSY> . While no automatic verify operation is performed internally to the device, be sure to read the data to confirm that data has been correctly erased. Any new command sequence is not accepted while it is in an automatic chip erase operation. If it is desired to stop operation, use the hardware reset function. If the operation is forced to stop, it is necessary to perform the automatic chip erase operation again because the data erasing operation has not been normally terminated.

Also, any protected blocks cannot be erased. If all the blocks are protected, the automatic chip erase operation will not be performed and it returns to the read mode after completing the sixth bus read cycle of the command sequence. When an automatic chip erase operation is normally terminated, it automatically returns to the read mode. If an automatic chip erase operation has failed, the flash memory is locked in the mode and will not return to the read mode.

For returning to the read mode, it is necessary to execute hardware reset to reset the device. In this case, the failed block cannot be detected. It is recommended not to use the device anymore or to identify the failed block by using the block erase function for not to use the identified block anymore.

### (3) Automatic block erase (for each block)

The automatic block erase operation starts when the sixth bus write cycle of the command cycle is completed.

This status of the automatic block erase operation can be checked by monitoring FCFLCS <RDY/ BSY> . While no automatic verify operation is performed internally to the device, be sure to read the data to confirm that data has been correctly erased. Any new command sequence is not accepted while it is in an automatic block erase operation. If it is desired to stop operation, use the hardware reset function. In this case, it is necessary to perform the automatic block erase operation again because the data erasing operation has not been normally terminated.

Also, any protected blocks cannot be erased. If an automatic block erase operation has failed, the flash memory is locked in the mode and will not return to the read mode. In this case, execute hardware reset to reset the device.

#### (4) Automatic programming of protection bits (for each block)

This device is implemented with protection bits. This protection can be set for each block. See [Table](#page-494-0) [17-18](#page-494-0) for table of protection bit addresses. This device assigns 1 bit to 1 block as a protection bit. The applicable protection bit is specified by PBA in the seventh bus write cycle. By automatically programming the protection bits, write and/or erase functions can be inhibited (for protection) individually for each block. The protection status of each block can be checked by FCFLCS <BLPRO> to be described later. This status of the automatic programming operation to set protection bits can be checked by monitoring FCFLCS <RDY/BSY> . Any new command sequence is not accepted while automatic programming is in progress to program the protection bits. If it is desired to stop the programming operation, use the hardware reset function. In this case, it is necessary to perform the programming operation again because the protection bits may not have been correctly programmed. If all the protection bits have been programmed, all FCFLCS <BLPRO> are set to "1" indicating that it is in the protected state. This disables subsequent writing and erasing of all blocks.

Note:**Software reset is ineffective in the seventh bus write cycle of the automatic protection bit programming command. FCFLCS <RDY/BSY> turns to "0" after entering the seventh bus write cycle.**

### (5) Automatic erasing of protection bits

Different results will be obtained when the automatic protection bit erase command is executed depending on the status of the protection bits and the security bits. It depends on the status of FCFLCS  $\leq$ BLPRO $>$  whether all  $\leq$ BLPRO $>$  are set to "1" or not if FCSECBIT $\leq$ FCSECBIT $>$  is 0x1. Be sure to check the value of FCFLCS <BLPRO> before executing the automatic protection bit erase command. See the chapter "ROM protection" for details.

#### Note:**The TMPM330FYFG is configured with block 2 through 5. Block 0 and 1 require a programming of protection bits when using security function.**

When all the FCFLCS  $\leq$ BLPRO $\geq$  are set to "1" (all the protection bits are programmed):

When the automatic protection bit erase command is command written, the flash memory is automatically initialized within the device. When the seventh bus write cycle is completed,the entire area of the flash memory data cells is erased and then the protection bits are erased. This operation can be checked by monitoring FCFLCS <RDY/BSY>. If the automatic operation to erase protection bits is normally terminated, FCFLCS will be set to "0x00000001".While no automatic verify operation is performed internally to the device, be sure to read the data to confirm that it has been correctly erased. For returning to the read mode while the automatic operation after the seventh bus cycle is in progress, it is necessary to use the hardware reset to reset the device. If this is done, it is necessary to check the status of

protection bits by FCFLCS <BLPRO> after retuning to the read mode and perform either the automatic protection bit erase, automatic chip erase, or automatic block erase operation, as appropriate.

When  $FCFLCS < BLPRO$  include "0" (not all the protection bits are programmed):

If the automatic protection bit is cleared to "0", the protection condition is canceled. With this device, protection bits can be programmed to an individual block and performed bit-erase operation in the four bits unit as shown in [Table 17-19.](#page-495-0) The target bits are specified in the seventh bus write cycle.The protection status of each block can be checked by FCFLCS  $\leq$ BLPRO $\geq$  to be described later. This status of the programming operation for automatic protection bits can be checked by monitoring FCFLCS <RDY/BSY>. When the automatic operation to erase protection bits is normally terminated, the protection bits of FCFLCS <BLPRO> selected for erasure are set to "0".

In any case, any new command sequence is not accepted while it is in an automatic operation to erase protection bits. If it is desired to stop the operation, use the hardware reset function. When the automatic operation to erase protection bits is normally terminated, it returns to the read mode.

#### Note:**The FCFLCS <RDY/BSY> bit is "0" while in automatic operation and it turns to "1" when the automatic operation is terminated.**

#### (6) ID-Read

Using the ID-Read command, you can obtain the type and other information on the flash memory contained in the device. The data to be loaded will be different depending on the address [15:14] of the fourth and subsequent bus write cycles (recommended input data is 0x00). On and after the fourth bus write cycle, when an arbitrary flash memory area is read, the ID value will be loaded. Once the fourth bus write cycle of an ID-Read command has passed, the device will not automatically return to the read mode. In this condition, the set of the fourth bus write cycle and ID-Read commands can be repetitively executed. For returning to the read mode, use the Read/reset command or hardware reset command.

## 17.3.1.5 Flash control/ status register



Note:**Access to the "Reserved" areas is prohibited.**



## (1) FCFLCS (Flash control register)



- Note 1: This command must be issued in the ready state. Issuing the command in the busy state may disable both correct command transmission and further command input. To exit from the condition, execute system reset. System reset requires at least 0.5 μs regardless of the system clock frequency. In this condition, it takes approx. 2 ms to enable reading after reset.
- Note 2: The value varies depending on protection applied.
- Note 3: The FCFLCS[21:20] of TMPM330FWFG have no function. They are read as "0".



# (2) FCSECBIT (Security bit register)



Note:**This register is initialized by cold reset.**

## <span id="page-492-0"></span>17.3.1.6 List of Command Sequences

Table 17-15 shows the addresses and the data of each command of flash memory.

Bus cycles are "bus write cycles" except for the second bus cycle of the Read command, the fourth bus cycle of the Read/reset command, and the fifth bus cycle of the ID-Read command. Bus write cycles are executed by 32-bit (word) data transfer commands. (In the following table, only lower 8 bits data are shown.)

See [Table 17-16](#page-493-0) for the detail of the address bit configuration. Use a value of "Addr." in the Table 17-15 for the address [15:8] of the normal command in the [Table 17-16.](#page-493-0)

Note:**Always set "0" to the address bits [1:0] in the entire bus cycle.**

| Command sequence                | First bus cv-<br>cle | Second bus<br>cycle | Third bus cy-<br>cle | Fourth bus<br>cycle         | Fifth bus cy-<br>cle     | Sixth bus cy-<br>cle        | Seventh bus<br>cycle |
|---------------------------------|----------------------|---------------------|----------------------|-----------------------------|--------------------------|-----------------------------|----------------------|
|                                 | Addr.                | Addr.               | Addr.                | Addr.                       | Addr.                    | Addr.                       | Addr.                |
|                                 | Data                 | Data                | Data                 | Data                        | Data                     | Data                        | Data                 |
|                                 | 0xXX                 |                     | -                    | $\qquad \qquad -$           | $\overline{\phantom{0}}$ |                             |                      |
| Read                            | 0xF0                 | -                   | -                    | $\overline{\phantom{m}}$    | -                        |                             | -                    |
| Read/Reset                      | 0x54XX               | 0xAAXX              | 0x54XX               | <b>RA</b>                   | -                        |                             |                      |
|                                 | 0xAA                 | 0x55                | 0xF0                 | <b>RD</b>                   |                          |                             |                      |
| ID-Read                         | 0x54XX               | 0xAAXX              | 0x54XX               | IA                          | 0xXX                     |                             |                      |
|                                 | 0xAA                 | 0x55                | 0x90                 | 0x00                        | ID                       |                             | $\qquad \qquad -$    |
| Automatic page program-<br>ming | 0x54XX               | 0xAAXX              | 0x54XX               | PA                          | PA                       | <b>PA</b>                   | <b>PA</b>            |
|                                 | 0xAA                 | 0x55                | 0xA0                 | P <sub>D</sub> <sub>0</sub> | PD <sub>1</sub>          | P <sub>D</sub> <sub>2</sub> | PD <sub>3</sub>      |
| Automatic chip erase            | 0x54XX               | 0xAAXX              | 0x54XX               | 0x54XX                      | 0xAAXX                   | 0x54XX                      |                      |
|                                 | 0xAA                 | 0x55                | 0x80                 | 0xAA                        | 0x55                     | 0x10                        | -                    |
| Auto Block erase                | 0x54XX               | 0xAAXX              | 0x54XX               | 0x54XX                      | 0xAAXX                   | <b>BA</b>                   | -                    |
|                                 | 0xAA                 | 0x55                | 0x80                 | 0xAA                        | 0x55                     | 0x30                        |                      |
| Protection bit program-<br>ming | 0x54XX               | 0xAAXX              | 0x54XX               | 0x54XX                      | 0xAAXX                   | 0x54XX                      | <b>PBA</b>           |
|                                 | 0xAA                 | 0x55                | 0x9A                 | 0xAA                        | 0x55                     | 0x9A                        | 0x9A                 |
| Protection bit erase            | 0x54XX               | 0xAAXX              | 0x54XX               | 0x54XX                      | 0xAAXX                   | 0x54XX                      | <b>PBA</b>           |
|                                 | 0xAA                 | 0x55                | 0x6A                 | 0xAA                        | 0x55                     | 0x6A                        | 0x6A                 |

Table 17-15 Flash Memory Access from the Internal CPU

Supplementary explanation

- ・ RA: Read address
- ・ RD: Read data
- IA: ID address
- ID: ID data
- ・ PA: Program page address
	- PD: Program data (32 bit data)

After the fourth bus cycle, enter data in the order of the address for a page.

- BA: Block address
- PBA: Protection bit address

## <span id="page-493-0"></span>17.3.1.7 Address bit configuration for bus write cycles

Table 17-16 is used in conjunction with [Table 17-15](#page-492-0) "Flash Memory Access from the Internal CPU." Address setting can be performed according to the normal bus write cycle address configuration from the first bus cycle. "0" is recommended" in the Table 17-16 Address Bit Configuration for Bus Write Cycles can be changed as necessary.

## Table 17-16 Address Bit Configuration for Bus Write Cycles



## [TMPM330FDFG/FYFG/FWFG]



## [TMPM330FDFG/FYFG]



# [TMPM330FWFG]



# <span id="page-494-0"></span>**TOSHIBA**

As block address, specify any address in the block to be erased.

Table 17-17 Block Address Table

| Address (Single boot mode)<br>Address (User boot mode)<br><b>Block</b> |  |  | Size<br>(Kbyte) |
|------------------------------------------------------------------------|--|--|-----------------|
|------------------------------------------------------------------------|--|--|-----------------|

# [TMPM330FDFG/FYFG]



# [TMPM330FWFG]



#### Note:**As for the addresses from the first to the fifth bus cycles, specify the upper addresses of the blocks to be erased.**

## Table 17-18 Protection Bit Programming Address Table



# [TMPM330FDFG/FYFG]



# [TMPM330FWFG]



|              |                           | The seventh bus write cycle address [18:17] |             |  |  |
|--------------|---------------------------|---------------------------------------------|-------------|--|--|
| <b>Block</b> | Protection bit            | Address[18]                                 | Address[17] |  |  |
| Block0 to 3  | <blpro[0:3]></blpro[0:3]> |                                             |             |  |  |
| Block4 to 5  | <blpro[4:5]></blpro[4:5]> |                                             |             |  |  |

<span id="page-495-0"></span>Table 17-19 Protection Bit Erase Address Table

Note:**The protection bit erase command cannot erase by individual block.**

Table 17-20 The ID-Read command's fourth bus write cycle ID address (IA) and the data to be read by the following 32-bit data transfer command (ID)



# 17.3.1.8 Flowchart



Automatic Page Programming Command Sequence (Address/ Command)



# Figure 17-12 Automatic Programming

Note:Command sequence is executed by 0x54xx or 0x55xx.

#### 17. Flash Memory Operation

17.3 On-board Programming of Flash Memory (Rewrite/Erase)







Figure 17-13 Automatic Erase

Note:**Command sequence is executed by 0x54xx or 0x55xx.**

# 18. ROM protection

# 18.1 Outline

The TMPM330FDFG/FYFG/FWFG offers two kinds of ROM protection/ security functions.

One is a write/ erase-protection function for the internal flash ROM data.

The other is a security function that restricts internal flash ROM data readout and debugging.

# 18.2 Future

# 18.2.1 Write/ erase-protection function

The write/ erase-protection function enables the internal flash to prohibit the writing and erasing operation for each block.

To activate the function, write "1" to the corresponding bits to a block to protect. Writing "0" to the bits cancels the protection.

The protection settings of the bits can be monitored by the FCFLCS <BLPRO[5:0]> bit. See the chapter "Flash" for programming details.

# 18.2.2 Security function

The security function restricts flash ROM data readout and debugging.

This function is available under the conditions shown below.

- 1. The FCSECBIT <SECBIT> bit is set to"1".
- 2. All the protection bits (the FCFLCS<BLPRO> bits) used for the write/erase-protection function are set to "1".

Note:**The FCSECBIT <SECBIT> bit is set to "1" at a power-on reset right after power-on.**

Note:**The TMPM330FYFG is configured with block 2 through 5. Block 0 and 1 require a programming of protection bits when using security function.**

Table 18-1 shows details of the restrictions by the security function.

Table 18-1 Restrictions by the security function



# 18.3 Register

Base Address = 0x4004\_0500



Note:**Access to the "Reserved" areas is prohibited.**



# 18.3.1 FCFLCS (Flash control register)



- Note 1: **This command must be issued in the ready state. Issuing the command in the busy state may disable both correct command transmission and further command input. To exit from the condition, execute system reset. System reset requires at least 0.5 ms regardless of the system clock frequency. In this condition, it takes approx. 2 ms to enable reading after reset.**
- Note 2: **The value varies depending on protection applied.**
- Note 3: **The FCFLCS[21:20] of TMPM330FWFG have no function. They are read as "0".**



# 18.3.2 FCSECBIT(Security bit register)



Note:This register is initialized only by power-on reset.

# 18.4 Writing and erasing

# 18.4.1 Protection bits

Writing and erasing protection bits are available with a single chip mode, single boot mode and writer mode.

Writing to the protection bits is done on block-by-block basis.

Erasing of the protection bits is done by two groups of the blocks: block 0 through 3 and block 4 through 5. When the settings for all the blocks are "1", erasing must be done after setting the FCSECBIT <SECBIT> bit to "0". Setting "1" at that situation erases all the protection bits. To write and erase the protection bits, command sequence is used.

See the capter "Flash" for details

# 18.4.2 Security bit

The FCSECBIT <SECBIT> bit that activates security function is set to "1" at a power-on reset right after power-on.

The bit is rewritten by the following procedure.

- 1. Write the code 0xa74a9d23 to FCSECBIT register.
- 2. Write data within 16 clocks from the above.1.

Note:The above procedure is enabled only when using 32-bit data transfer command.
# 19. Electrical Characteristics

# 19.1 Absolute Maximum Ratings



Note:**Absolute maximum ratings are limiting values of operating and environmental conditions which should not be exceeded under the worst possible conditions. The equipment manufacturer should design so that no Absolute maximum rating value is exceeded with respect to current, voltage, power consumption, temperature, etc. Exposure to conditions beyond those listed above may cause permanent damage to the device or affect device reliability, which could increase potential risks of personal injury due to IC blowup and/or burning.**

# 19.2 DC Electrical Characteristics (1/3)



Note 1: **Ta = 25 °C, DVDD3 = RVDD3 = AVDD3 = 3.3 V, unless otherwise noted.** Note 2: **The same voltage must be supplied to DVDD3, AVDD3, and RVDD3.**

Page 486

# 19.3 DC Electrical Characteristics (2/3)

#### DVDD3 = AVDD3 = RVDD3 = 2.7 V to 3.6 V, Ta = −20 to 85 °C



Note:**The same voltage must be supplied to DVDD3, AVDD3, and RVDD3.**

# 19.4 DC Electrical Characteristics (3/3)

## 19.4.1 TMPM330FDFG/TMPM330FYFG

DVDD3 = AVDD3 = RVDD3 = 2.7 V to 3.6 V, Ta = −20 to 85 °C



Note 1: **Ta = 25 °C, DVDD3 = AVDD3 = RVDD3 = 3.3 V, unless otherwise noted.**

Note 2: I<sub>DD</sub> NORMAL: Measured with the dhrystone ver. 2.1 operated in FLASH. All functions operates excluding A/D.

Note 3: I<sub>DD</sub> IDLE: Measured with all functions stopped. The currents flow through DVDD3, AVDD3 and RVDD3 are inclu**ded.**

## 19.4.2 TMPM330FWFG



DVDD3 = AVDD3 = RVDD3 = 2.7 V to 3.6 V, Ta = −20 to 85 °C

Note 1: **Ta = 25 °C, DVDD3 = AVDD3 = RVDD3 = 3.3 V, unless otherwise noted.**

Note 2: I<sub>DD</sub> NORMAL: Measured with the dhrystone ver. 2.1 operated in FLASH. All functions operates excluding A/D

Note 3: I<sub>DD</sub> IDLE: Measured with all functions stopped. The currents flow through DVDD3, AVDD3 and RVDD3 are inclu**ded.**

## 19.5 10-bit ADC Electrical Characteristics





Note:**1LSB = (VREFH − AVSS)/1024 [V]**

Note:Peripheral functions are disable.

## 19.6 AC Electrical Characteristics

#### 19.6.1 AC measurement condition

The AC characteristics data of this chapter is measured under the following conditions unless otherwise noted

- Output levels: High =  $0.8 \times$  DVDD3, Low =  $0.2 \times$  DVDD3
- ・ Input levels: Refer to low-level input voltage and high-level input voltage in "DC Electrical Characteristics".
- Load capacity:  $CL = 30pF$

## 19.6.2 Serial Channel (SIO/UART)

#### 19.6.2.1 I/O Interface mode

In the table below, the letter x represents the SIO operation clock cycle time which is identical to the fsys cycle time. It varies depending on the programming of the clock gear function.



#### (1) SCLK input mode

Note 1: **SCLK rise or fall …Measured relative to the programmed active edge of SCLK.** Note 2: **Keep this value positive by adjusting SCLK cycle.**

### (2) SCLK output mode





## 19.6.3 Serial Bus Interface(I2C/SIO)

#### 19.6.3.1 I2C Mode

In the table below, the letter x represents the I2C operation clock cycle time which is identical to the fsys cycle time. It varies depending on the programming of the clock gear function.

n denotes the value of n programmed into the SCK (SCL output frequency select) field in the SBIxCR.



Note 1: **SCL clock Low width (output) =**  $(2^{n-1} + 58)/x$ 

Note 2: **SCL clock High width (output) = (2<sup>n - 1</sup> + 12)/x On I2C-bus specification, Maximum Speed of Standard Mode is 100kHz, Fast mode is 400khz. Internal SCL Frequency setting should comply with Note1 & Note2 shown above.**

Note 3: **The output data hold time is equal to 12x of internal SCL.**

Note 4: **The Philips I2C-bus specification states that a device must internally provide a hold time of at least 300 ns for the SDA signal to bridge the undefined region of the falling edge of SCL. However, this SBI does not satisfy this requirement. Also, the output buffer for SCL does not incorporate slope control of the falling edges; therefore, the equipment manufacturer should design so that the input data hold time shown in the table is satisfied, including tr/tf of the SCL and SDA lines.**

Note 5: Software -dependent

Note 6: The Philips I2C-bus specification instructs that if the power supply to a Fast-mode device is switched off, the SDA and SCL I/O pins must be floating so that they don't obstruct the bus lines. However, this SBI does not satisfy this requirement.



### 19.6.3.2 Clock-Synchronous 8-Bit SIO mode

In the table below, the letter x represents the I2C operation clock cycle time which is identical to the fsys cycle time. It varies depending on the programming of the clock gear function.

#### (1) SCK Input Mode (The electrical specifications below are for an SCK signal with a 50% duty cycle.)



Note:**Keep this value positive by adjusting SCK cycle.**

(2) SCK Output Mode (The electrical specifications below are for an SCK signal with a 50% duty cycle.)





### 19.6.4 Event Counter

In the table below, the letter x represents the TMRB operation clock cycle time which is identical to the fsys cycle time. It varies depending on the programming of the clock gear function.



#### 19.6.5 Capture

In the table below, the letter x represents the TMRB operation clock cycle time which is identical to the fsys cycle time. It varies depending on the programming of the clock gear function.



### 19.6.6 External Interrupt

In the table below, the letter x represents the fsys cycle time.

1. Except STOP release interrupts



2. STOP release interrupts



19.6.7 NMI



## 19.6.8 SCOUT Pin AC Characteristic



Note:**In the above table, the letter T represents the cycle time of the SCOUT output clock.**



## 19.6.9 Debug Communication

#### 19.6.9.1 SWD Interface



#### 19.6.9.2 JTAG Interface





## 19.6.10 ETM Trace





## 19.7 Flash Characteristics

## 19.7.1 Rewriting



## 19.8 Recommended Oscillation Circuit



## Figure 19-1 High-frequency oscillation connection

The TX03 has been evaluated by the oscillator vender below. Please refer this information when selecting external parts

### 19.8.1 Ceramic oscillator

The TX03 recommends the high-frequency oscillator by Murata Manufacturing Co., Ltd. Please refer to the following URL for details.

http://www.murata.co.jp

### 19.8.2 Crystal oscillator

The TX03 recommends the high-frequency oscillator by KYOCERA KINSEKI Corporation. Please refer to the following URL for details

http://www.kinseki.co.jp

Note:**To obtain a stable oscillation, load capacity and the position of the oscillator must be configured properly. Since these factors are strongly affected by substratepatterns, please evaluate oscillation stability using the substrate you use.**

## 19.9 Handling Precaution

### 19.9.1 Solderability



### 19.9.2 Power-on sequence

The power supply must be raised (from 0V to 2.7V) at a speed of 0.37ms/V or slower. The power-on sequence must consider the time for the internal regulator and oscillator to be stableIn the .In the TX03, the internal regulator requires at least 700 μs to be stable.

The time required to achieve stable oscillation varies with system. At cold reset, the external reset pin must be kept "Low" for a duration of time sufficiently long enough for the internal regulator and oscillator to be stable.

Figure 19-2 shows the power-on sequence.



Figure 19-2 Power-on sequence

#### 19.9 Handling Precaution

# 20. Port Section Equivalent Circuit Schematic

Basically, the gate symbols written are the same as those used for the standard CMOS logic IC [74HCXX] series.

The input protection resistance ranges from several tens of  $\Omega$  to several hundreds of  $\Omega$ . Damping resistors X2 and XT2 are shown with a typical value.

## 20.1 PA0, PB1 to 2, PE1 to 3, PE5 to 6, PF1 to 7, PG0 to 6, PH0 to 7, PI6 to 7, PJ0 to 3, PJ6 to 7



20.2 PA1



## 20.3 PA2 to 7, PB0, PB3 to 7, PE0, PE4, PF0, PG7, PI0 to 5, PJ4 to 5, PK1 to 2



## 20.4 PC0 to 3, PD4 to 7



## 20.5 PD0 to 3



# 20.6 PK0



20.7 NMI, MODE



## 20.8 RESET



20.9 X1, X2



20.10 XT1, XT2



# 20.11 VREFH, AVSS



# 21. Package Dimensions

Type: LQFP100-P-1414-0.50H

### Dimensions

Unit: mm





Pin detail



#### RESTRICTIONS ON PRODUCT USE

- Toshiba Corporation, and its subsidiaries and affiliates (collectively "TOSHIBA"), reserve the right to make changes to the information in this document, and related hardware, software and systems (collectively "Product") without notice.
- This document and any information herein may not be reproduced without prior written permission from TOSHIBA. Even with TOSHIBA's written permission, reproduction is permissible only if reproduction is without alteration/omission.
- Though TOSHIBA works continually to improve Product's quality and reliability, Product can malfunction or fail. Customers are responsible for complying with safety standards and for providing adequate designs and safeguards for their hardware, software and systems which minimize risk and avoid situations in which a malfunction or failure of Product could cause loss of human life, bodily injury or damage to property, including data loss or corruption. Before customers use the Product, create designs including the Product, or incorporate the Product into their own applications, customers must also refer to and comply with (a) the latest versions of all relevant TOSHIBA information, including without limitation, this document, the specifications, the data sheets and application notes for Product and the precautions and conditions set forth in the "TOSHIBA Semiconductor Reliability Handbook" and (b) the instructions for the application with which the Product will be used with or for. Customers are solely responsible for all aspects of their own product design or applications, including but not limited to (a) determining the appropriateness of the use of this Product in such design or applications; (b) evaluating and determining the applicability of any information contained in this document, or in charts, diagrams, programs, algorithms, sample application circuits, or any other referenced documents; and (c) validating all operating parameters for such designs and applications. TOSHIBA ASSUMES NO LIABILITY FOR CUSTOMERS' PRODUCT DESIGN OR APPLICATIONS.
- Product is intended for use in general electronics applications (e.g., computers, personal equipment, office equipment, measuring equipment, industrial robots and home electronics appliances) or for specific applications as expressly stated in this document.

Product is neither intended nor warranted for use in equipment or systems that require extraordinarily high levels of quality and/or reliability and/or a malfunction or failure of which may cause loss of human life, bodily injury, serious property damage or serious public impact ("Unintended Use"). Unintended Use includes, without limitation, equipment used in nuclear facilities, equipment used in the aerospace industry, medical equipment, equipment used for automobiles, trains, ships and other transportation, traffic signaling equipment, equipment used to control combustions or explosions, safety devices, elevators and escalators, devices related to electric power, and equipment used in finance-related fields. Do not use Product for Unintended Use unless specifically permitted in this document.

- Do not disassemble, analyze, reverse-engineer, alter, modify, translate or copy Product, whether in whole or in part.
- Product shall not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any applicable laws or regulations.
- The information contained herein is presented only as guidance for Product use. No responsibility is assumed by TOSHIBA for any infringement of patents or any other intellectual property rights of third parties that may result from the use of Product. No license to any intellectual property right is granted by this document, whether express or implied, by estoppel or otherwise.
- . ABSENT A WRITTEN SIGNED AGREEMENT, EXCEPT AS PROVIDED IN THE RELEVANT TERMS AND CONDITIONS OF SALE FOR PRODUCT, AND TO THE MAXIMUM EXTENT ALLOWABLE BY LAW, TOSHIBA (1) ASSUMES NO LIABILITY WHATSOEVER, INCLUDING WITHOUT LIMITATION, INDIRECT, CONSEQUENTIAL, SPECIAL, OR INCIDENTAL DAMAGES OR LOSS, INCLUDING WITHOUT LIMITATION, LOSS OF PROFITS, LOSS OF OPPORTUNITIES, BUSINESS INTERRUPTION AND LOSS OF DATA, AND (2) DISCLAIMS ANY AND ALL EXPRESS OR IMPLIED WARRANTIES AND CONDITIONS RELATED TO SALE, USE OF PRODUCT, OR INFORMATION, INCLUDING WARRANTIES OR CONDITIONS OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, ACCURACY OF INFORMATION, OR NONINFRINGEMENT.
- Do not use or otherwise make available Product or related software or technology for any military purposes, including without limitation, for the design, development, use, stockpiling or manufacturing of nuclear, chemical, or biological weapons or missile technology products (mass destruction weapons). Product and related software and technology may be controlled under the Japanese Foreign Exchange and Foreign Trade Law and the U.S. Export Administration Regulations. Export and re-export of Product or related software or technology are strictly prohibited except in compliance with all applicable export laws and regulations.
- Please contact your TOSHIBA sales representative for details as to environmental matters such as the RoHS compatibility of Product. Please use Product in compliance with all applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive. TOSHIBA assumes no liability for damages or losses occurring as a result of noncompliance with applicable laws and regulations.