# ANALOG DEVICES

# High Accuracy anyCAP™ Adjustable 200 mA Low Dropout Linear Regulator

# ADP3303A



Figure 1. Typical Application Circuit

#### GENERAL DESCRIPTION

The ADP3303A is a member of the ADP330x family of precision low dropout anyCAP voltage regulators. The ADP3303A stands out from conventional LDOs with a novel architecture, an enhanced process and a new package. Its patented design requires only a 1  $\mu$ F output capacitor for stability. This device is insensitive to output capacitor ESR (Equivalent Series Resistance), and is stable with any good quality capacitor, including ceramic types (MLCC) for space restricted applications. The ADP3303A achieves exceptional accuracy of ±0.8% at room temperature and ±1.4% overall accuracy over temperature, line and load variations. The dropout voltage of the ADP3303A is only 150 mV (typical) at 200 mA. In addition to the new architecture and process, ADI's new proprietary thermally enhanced package (Thermal Coastline) can handle 1 W of power dissipation without an external heat sink or large copper surface on the PC board. This keeps PC board real estate to a minimum and makes the ADP3303A very attractive for use in portable equipment.

The ADP3303A operates over an input voltage range of 3.2 V to 12 V and delivers a load current in excess of 200 mA. The output voltage can be adjusted from 2.2 V to 10 V using an external resistor divider. It also features an error flag that signals when the device is about to lose regulation or when the short circuit or thermal overload protection is activated. Other features include shutdown and optional noise reduction capabilities.

anyCAP is a trademark of Analog Devices Inc.

#### REV. A

Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices.

One Technology Way, P.O. Box 9106, Norwood, MA 02062-9106, U.S.A. Tel: 781/329-4700 World Wide Web Site: http://www.analog.com Fax: 781/326-8703 © Analog Devices, Inc., 1999

| Parameter                                         | Symbol                                 | Conditions                                                                                                                                                         | Min  | Тур                   | Max                 | Units            |
|---------------------------------------------------|----------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|-----------------------|---------------------|------------------|
| OUTPUT VOLTAGE <sup>2, 3, 4</sup><br>ACCURACY     | V <sub>OUT</sub>                       | $V_{IN} = Nom V_{OUT} + 0.5 V to + 12 V$<br>$I_L = 1.0 mA to 200 mA$<br>$T_A = +25^{\circ}C$<br>$V_{IN} = Nom V_{OUT} + 0.5 V to + 12 V$                           | -0.8 |                       | +0.8                | %                |
|                                                   |                                        | $I_L$ = 1.0 mA to 200 mA                                                                                                                                           | -1.4 |                       | +1.4                | %                |
| LINE REGULATION                                   | $\frac{\Delta V_O}{\Delta V_{\rm IN}}$ | $V_{IN}$ = Nom $V_{OUT}$ +0.5 V to +12 V<br>$T_A$ = +25°C                                                                                                          |      | 0.01                  |                     | mV/V             |
| LOAD REGULATION                                   | $\frac{\Delta V_O}{\Delta I_L}$        | $I_L = 1.0 \text{ mA to } 200 \text{ mA}$<br>$T_A = +25^{\circ}\text{C}$                                                                                           |      | 0.005                 |                     | mV/mA            |
| GROUND CURRENT <sup>5</sup>                       | I <sub>GND</sub>                       | $I_{L} = 200 \text{ mA}$ $I_{L} = 1.0 \text{ mA}$                                                                                                                  |      | 2.0<br>0.35           | 4<br>0.6            | mA<br>mA         |
| GROUN <u>D</u> CURRENT <sup>5</sup><br>IN DROPONT | I <sub>GND</sub>                       | $\label{eq:VIN} \begin{array}{l} V_{\rm IN} = 2.5 \mbox{ V},  V_{\rm OUT} = 5.0 \mbox{ V} \\ I_{\rm L} = 1.0 \mbox{ mA} \end{array}$                               |      | 1.9                   | 3.0                 | mA               |
| DROPOUT VOLTAGE                                   | VDROP                                  | $ \begin{array}{c} V_{OUT} \leq 98\% \text{ of } V_O \text{ Nominal} \\ I_L = 200 \text{ mA} \\ I_L = 10 \text{ mA} \\ I_L = 1 \text{ mA} \end{array} $            |      | 0.15<br>0.02<br>0.003 | 0.4<br>0.07<br>0.03 | V<br>V<br>V      |
| SHURDOWN THRESHOLD                                | ) Y <sub>THSD</sub>                    | ON<br>OVER                                                                                                                                                         | 2.0  | 0.9<br>0.9            | 0.3                 | V<br>V           |
| SHUTDOWN PIN<br>INPUT CURRENT                     | I <sub>SDN</sub>                       | $\begin{array}{c} 0 \ \ & \forall < V_{\overline{SD}} \leq 5 \ V \\ 5 \ V \leq V_{\overline{SD}} \leq 12 \ V \ \ & \forall V_{\overline{IV}} = 12 \ V \end{array}$ |      |                       | $7^{\frac{1}{2}}$   | μΑ<br>μΑ         |
| GROUND CURRENT IN <sup>5</sup><br>SHUTDOWN MODE   | IQ                                     | $V_{\overline{SD}} = 0, V_{IN} = 12 V$ $T_A = +25^{\circ}C$ $V_{\overline{SD}} = 0 V, V_{IN} = 12 V$ $T_A = +85^{\circ}C$                                          |      |                       | 1                   |                  |
| OUTPUT CURRENT IN<br>SHUTDOWN MODE                | I <sub>OSD</sub>                       | $ \begin{array}{l} T_{A}=+25^{\circ}C @ V_{IN}=12 \ V \\ T_{A}=+85^{\circ}C @ V_{IN}=12 \ V \end{array} $                                                          |      |                       | 2.5<br>4            | AL AL            |
| ERROR PIN OUTPUT<br>LEAKAGE                       | I <sub>EL</sub>                        | $V_{\rm EO} = 5 \ { m V}$                                                                                                                                          |      |                       | 13                  | μA               |
| ERROR PIN OUTPUT<br>"LOW" VOLTAGE                 | V <sub>EOL</sub>                       | I <sub>SINK</sub> = 400 μA                                                                                                                                         |      | 0.15                  | 0.3                 | V                |
| PEAK LOAD CURRENT                                 | I <sub>LDPK</sub>                      | $V_{IN}$ = Nom $V_{OUT}$ + 1 V                                                                                                                                     |      | 300                   |                     | mA               |
| OUTPUT NOISE<br>@ 5 V OUTPUT                      | V <sub>NOISE</sub>                     | $f = 10 \text{ Hz}-100 \text{ kHz}$ $C_{\text{NR}} = 0$ $C_{\text{NR}} = 10 \text{ nF}, C_{\text{L}} = 10 \mu\text{F}$                                             |      | 100<br>30             |                     | μV rms<br>μV rms |

# 

NOTES

<sup>1</sup>Ambient temperature of +85°C corresponds to a typical junction temperature of +125°C under typical full load test conditions. The formula for Nom V<sub>OUT</sub> is found in the Output Voltage Selection section.

<sup>2</sup>Accuracy guaranteed using external trim pots. <sup>3</sup>For 2.7 V output, the minimum  $V_{IN}$  is 3.2 V.

<sup>4</sup>Guaranteed by design and characterization.

<sup>5</sup>Ground currents include the current through R1, R2.

Specifications subject to change without notice.



#### ORDERING GUIDE

| Model            | Voltage Output | Package Description                       | Package Option |  |
|------------------|----------------|-------------------------------------------|----------------|--|
| ADP3303AARU-Reel | ADJ            | Thin Shrink Small Outline Package (TSSOP) | TSSOP-14       |  |

NOTES

All devices operate over the ambient temperature range of -20 °C to +85°C. Contact the factory for the availability of other output voltage options.

#### CAUTION\_

ESD (electrostatic discharge) sensitive device. Electrostatic charges as high as 4000 V readily accumulate on the human body and test equipment and can discharge without detection. Although the ADP3303A features proprietary ESD protection circuitry, permanent damage may occur on devices subjected to high energy electrostatic discharges. Therefore, proper ESD precautions are recommended to avoid performance degradation or loss of functionality.







Figure 2. Line Regulation: Output Voltage vs. Supply Voltage



Figure 3. Output Voltage vs. Load Current



Figure 4. Quiescent Current vs. Supply Voltage









Figure 5. Quiescent Current vs. Load

Current

Figure 8. Dropout Voltage vs. Output Current









Figure 10. Power-Up Transient



Figure 11. Line Transient Response



Figure 12. Line Transient Response



Figure 13. Load Transient for 10 mA to 200 mA Pulse



Figure 14. Load Transient for 10 mA to 200 mA Pulse



Figure 17. Turn Off



Figure 15. Short Circuit Current



Figure 18. Power Supply Ripple Rejection





Figure 19. Output Noise Density

#### THEORY OF OPERATION

The new anyCAP LDO ADP3303A uses a single control loop for regulation and reference functions. The output voltage is sensed by a resistive voltage divider consisting of R1 and R2, which is varied to provide the available output voltage options. Feedback is taken from this network by way of a series diode (D1) and a second resistor divider (R3 and R4) to the input of an amplifier.



A very high gain error amplifier is used to control this loop. The amplifier is constructed in such a way that at equilibrium it produces a large, temperature proportional input 'officet voltage" that is repeatable and very well controlled. The temperatureproportional offset voltage is combined with the complementary diode voltage to form a "virtual bandgap" voltage, implicit in the network, although it never appears explicitly in the circuit. Ultimately, this patented design makes it possible to control the loop with only one amplifier. This technique also improves the noise characteristics of the amplifier by providing more flexibility on the trade-off of noise sources that leads to a low noise design.

The R1, R2 divider is chosen in the same ratio as the bandgap voltage to the output voltage. Although the R1, R2 resistor divider is loaded by the diode D1, and a second divider consisting of R3 and R4, the values are chosen to produce a temperature stable output. This unique arrangement specifically corrects for the loading of the divider so that the error resulting from base current loading in conventional circuits is avoided.

The patented amplifier controls a new and unique noninverting driver that drives the pass transistor, Q1. The use of this special noninverting driver enables the frequency compensation to include the load capacitor in a pole splitting arrangement to achieve reduced sensitivity to the value, type and ESR of the load capacitance.

Most LDOs place strict requirements on the range of ESR values for the output capacitor because they are difficult to stabilize due to the uncertainty of load capacitance and resistance. Moreover, the ESR value, required to keep conventional LDOs stable, changes depending on load and temperature. These ESR limitations make designing with LDOs more difficult because of their unclear specifications and extreme variations over temperature.

This is no longer true with the ADP3303A anyCAP LDO. It can be used with virtually any capacitor, with no constraint on the minimum ESR. The innovative design allows the circuit to be stable with just a small 1  $\mu$ F capacitor on the output. Additional advantages of the pole splitting scheme include superior line noise rejection and very high regulator gain, which leads to excellent line and load regulation. An impressive  $\pm 1.4\%$  accuracy is guaranteed over line, load and temperature.

Additional features of the circuit include current limit, thermal shutdown and noise reduction. Compared to standard solutions that give warning after the output has lost regulation, the ADP3303A provides improved system performance by enabling the ERR Pin to give warning before the device loses regulation.

As the chip's temperature rises above  $165^{\circ}$ C, the circuit activates a soft thermal shutdown, indicated by a signal low on the  $\overline{\text{ERR}}$  Pin, to reduce the current to a safe level.

#### APPLICATION INFORMATION

The ADP3303A is very easy to use. The only external component required for stability is a small 1  $\mu$ F bypass capacitor on the output. If the shutdown feature is not used, the shutdown pin (Pin 8) should be tied to the input pin.

#### CAPACITOR SELECTION

Bypass Capacitor (C1): connecting a 0.47  $\mu$ F capacitor from the IN pins (Pins 10 and 11) to ground greatly improves its line transient response and reduces the circuit's sensitivity to PC board larour. A larger capacitor could be used if line transients of longer duration are expected.

Output Capacitor (C2) as will all members of the anyCAP low dropout regulator family, the ADP3303A is stable with any type of output capacitor down to zero E3R. A small 1/uF output capacitor is required for stability. Larger capacitors with low ESR are recommended for improved load transfert response

For space limited applications, Multilayer Ceramic Capacito (MLCC) are a good choice. For low temperature operations OS-CON capacitors offer better performance.

Noise Reduction Capacitor (CNR): to reduce the ADP3303A's low output noise by 6 dB–10 dB, a noise gain limiting capacitor can be connected between the feedback (FB) pin (Pin 6) and the OUT pins as shown in Figure 21. Low leakage capacitors in the 100 pF–500 pF range provide the best performance. Larger capacitors will slow down the output transient response. CNR is not needed in low noise applications where fast load transients are not expected.



Figure 21. Noise Reduction Circuit

#### **OUTPUT VOLTAGE SELECTION**

The ADP3303A is characterized by having the output voltage divider placed externally. The output voltage will be divided by R1 and R2 and fed back to the FB pin.

In order to have the lowest possible sensitivity of output voltage versus any temperature variation, it is important that the parallel resistance of R1 and R2 is always 44 k $\Omega$ .

The proper formula to compute R1 and R2 is:

$$R1 = \frac{44 \, k\Omega \times V_{SEL}}{1.189}, R2 = \frac{44 \, k\Omega}{\left(1 - \frac{1.189}{V_{SEL}}\right)}$$

Where  $V_{SEL}$  is the desired output voltage.

The output voltage can be selected from 2.2 V to 10 V. R1 is connected from the OUT pin to the FB pin and R2 is connected from the FB pin to GND. As an example, the Feedback Resistor Selection Table shows the feedback resistor values for 3 V and 5 V output voltages.





#### THERMAL OVERLOAD PROTECTION

The ADP3303A is protected against damage due to excessive power dissipation by its thermal overload protection circuit, which limits the die temperature to a maximum of 165°C. Under extreme conditions (i.e., high ambient temperature and power dissipation), where die temperature starts to rise above 165°C, the output current is reduced until the die temperature has dropped to a safe level. The output current is restored when the die temperature is reduced.

Current and thermal limit protections are intended to protect the device against accidental overload conditions. For normal operation, device power dissipation should be externally limited so that junction temperatures will not exceed 125°C.

#### CALCULATING JUNCTION TEMPERATURE

Device power dissipation is calculated as follows:

$$P_D = (V_{IN} - V_{OUT}) I_{LOAD} + (V_{IN}) I_{GND}$$

Where  $I_{LOAD}$  and  $I_{GND}$  are load current and ground current,  $V_{IN}$  and  $V_{OUT}$  are input and output voltages, respectively.

Assuming  $I_{LOAD}$  = 200 mA,  $I_{GND}$  = 4 mA,  $V_{IN}$  = 5.5 V and  $V_{OUT}$  = 3.0 V, device power dissipation is:

$$P_D = (5.5 V - 3.0 V) 0.2 + 5.5 \times 0.004 = 0.522 W$$

The proprietary thermal coastline TSSOP-14 package of the ADP3303A, in conjunction with the recommended PCB layout shown in Figure 21, yields a thermal resistance of 96°C/W. As a result, the die temperature rise for the example circuit is:

$$\Delta T = T_J - T_A = P_D \times \theta_{IA} = 0.522 \times 96 = 50.1 \,^{\circ}C$$

If the maximum ambient temperature is 50°C, this yields a maximum junction temperature of  $T_{JMAX} = 100.1^{\circ}$ C, which is below the 125°C maximum operating junction temperature rating.

#### PRINTED CIRCUIT BOARD LAYOUT CONSIDERATION

The rate at which heat is transferred is directly proportional to the temperature differential between the die and PC board. Once heat is transferred to the PC board, it should be dissipated to the air or other medium.

Surface mount components rely on the conductive traces or pads to transfer heat away from the device. Appropriate PC board layout technique should be used to remove heat from immediate vicinity of the package.

The following general guidelines will be helpful when designing a board layout:

- 1. PC board traces with larger cross section areas will remove more heat. For optimum results, use PC's with thicker copper and or wider traces.
- 2. Increase the surface area exposed to open air so heat can be removed by convection or forced air flow.
- 3. Do not solder mask or silk screen the heat dissipating traces. Black anodizing will significantly improve heat reduction by means of increased radiation.

Figure 22 shows the recommended board layout for the ADP3303A Although it is not critical, make sure R1 is connected right at the pin or the point you want to regulate in order to realize a proper kelvin connection. This will improve overall precision and stability The same consideration is valid for the R2 connection to the ground pin, but a short connection is strongly suggested. No other components can be connected to the FB pin except an optional 10 nF-100 pF capacitor ( $C_{ND}$  in parallel to R1 that serves as a noise reduction capacitor.

#### SHUTDOWN MODE

Applying a TTL high signal to the shutdown pin, or tying it to the input pin, will turn the output ON. Pulling the shutdown pin down to 0.3 V or below, or tying it to ground, will turn the output OFF. In shutdown mode, quiescent current is reduced to less than 1  $\mu$ A.

## INPUT-OUTPUT DROPOUT VOLTAGE AND DROPOUT DETECTOR

The ADP3303A maintains a regulated output with an input voltage as low as 150 mV above the nominal output voltage. Input voltage falling below this level will generate an error signal indicating that the error amplifier output is reaching its saturated state and will not be able to drive the pass transistor any harder. Lowering the input voltage any further will result in output voltage reduction and loss of regulation.

The input voltage threshold which generates the error output signal depends on the load current. At the rated output current, it is slightly lower than the nominal output voltage plus the dropout voltage. However, the threshold is much lower at lighter loads.

#### APPLICATION CIRCUITS

#### **Crossover Switch**

The circuit in Figure 23 shows that two ADP3303As can be used to form a mixed supply voltage system. The output switches between two different levels selected by an external digital input. Output voltages can be any combination of voltages from the Ordering Guide.

#### Higher Output Current

The ADP3303A can source up to 200 mA without any heatsink or pass transistor. If higher current is needed, an appropriate pass transistor can be used, as in Figure 24, to increase the output current to 1 A.

#### **Constant Dropout Post Regulator**

The circuit in Figure 25 provides high precision with low dropout for any regulated output voltage. It significantly reduces the ripple from a switching regulator while providing a constant dropout voltage, which limits the power dissipation of the LDO to 60 mW. The ADP3000 used in this circuit is a switching regulator in the step-up configuration.





Figure 25. Constant Dropout Post Regulator

#### OUTLINE DIMENSIONS

Dimensions shown in inches and (mm).

14-Lead Thin Shrink Small Outline Package (TSSOP) (RU-14)



PRINTED IN U.S.A.

REV. A

C3328a-2-7/99