



**VCA2617**

SBOS326 −AUGUST 2005

# **Dual, Variable Gain Amplifier**

# **FEATURES**

- **INDEPENDENT CHANNEL CONTROLS:**
	- **− Gain Range: 48dB**
	- **− Clamping Levels**
	- **− Post-Gain: 0, +6dB**
- **LOW NOISE: 4.1nV/Hz**
- **LOW POWER: 52mW/Channel**
- **BANDWIDTH: 50MHz**
- **HARMONIC DISTORTION: −53dBc at 5MHz**
- **CROSSTALK: −61dB at 5MHz**
- **5V SINGLE SUPPLY**
- **POWER-DOWN MODE**
- **SMALL QFN-32 PACKAGE (5x5mm)**

# **APPLICATIONS**

- **MEDICAL AND INDUSTRIAL ULTRASOUND SYSTEMS**
	- **− Suitable for 10-Bit and 12-Bit Systems**
- **TEST EQUIPMENT**
- **SONAR**

# **DESCRIPTION**

The VCA2617 is a dual-channel, continuously variable, voltage-controlled gain amplifier well-suited for a variety of ultrasound systems as well as applications in proximity detectors and test equipment. The VCA2617 uses a true variable-gain amplifier architecture, achieving very good noise performance at low gains, while not sacrificing high gain distortion performance.

Following a linear-in-dB response, the VCA2617 gain can be varied over a 48dB range with a 0.2V to 2.3V control voltage. Two separate high-impedance control inputs allow for a channel independent variation of the gains. Each channel of the VCA2617 can be configured to provide a gain range of −10dB to 38dB, or −16dB to 32dB, depending on the gain select pin  $(\overline{HG})$ . This post-gain feature allows the user to optimize the output swing of VCA2617 for a variety of high-speed analog-to-digital converters (ADC). As a means to improve system overload recovery time, the VCA2617 also provides an internal clamping circuitry where an externally applied voltage sets the desired output clamping level.

The VCA2617 operates on a single +5V supply while consuming only 52mW per channel. It is available in a small QFN-32 package (5x5mm).

### **RELATED PRODUCTS**





Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments ÆÑ semiconductor products and disclaimers thereto appears at the end of this data sheet.

All trademarks are the property of their respective owners.





## **ABSOLUTE MAXIMUM RATINGS(1)**



(1) Stresses above those listed under Absolute Maximum Ratings may cause permanent damage. Exposure to absolute maximum conditions for extended periods may affect device reliability.



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all

integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

# **PACKAGE/ORDERING INFORMATION(1)**



(1) For the most current package and ordering information, see the Package Option Addendum at the end of this document, or see the TI website at www.ti.com.

## **ELECTRICAL CHARACTERISTICS**

All specifications at T<sub>A</sub> = +25°C, V<sub>DD</sub> = 5V, lo<u>ad r</u>esistance = 500Ω on each output to ground, differential output (1V<sub>PP</sub>), CA, CB = 3.9μF, single-ended input configuration, f<sub>IN</sub> = 5MHz, HG = Low (High-Gain Mode), V<sub>CNTL</sub> = 2.3V, unless otherwise noted.



(1) 2nd, 3rd-harmonic distortion less than or equal to −30dBc.

(2) Referenced to best fit dB-linear curve.

(3) Parameters ensured by design; not production tested.

(4) Do not leave inputs floating; no internal pull-up/pull-down resistors.

### **PIN CONFIGURATION**



### **PIN DESCRIPTIONS**



# **TYPICAL CHARACTERISTICS**

**www.ti.com**

**TRUMENTS** 

All specifications at T<sub>A</sub> = +25°C, V<sub>DD</sub> = 5V, load resistance = 500 $\Omega$  on each output to ground, differential output (1V<sub>PP</sub>), CA, CB = 3.9µF, single-ended input configuration,  $f_{IN} = 5MHz$ ,  $\overline{HG} = Low$  (High-Gain Mode),  $V_{CNTL} = 2.3V$ , unless otherwise noted.







**Figure 5**











**Figure 6**





# **TYPICAL CHARACTERISTICS (continued)**

All specifications at T<sub>A</sub> = +25°C, V<sub>DD</sub> = 5V, load resistance = 500 $\Omega$  on each output to ground, differential output (1Vpp), CA, CB = 3.9µF, single-ended input configuration,  $f_{IN} = 5MHz$ ,  $\overline{HG} = Low$  (High-Gain Mode),  $V_{CNTL} = 2.3V$ , unless otherwise noted.



# **TYPICAL CHARACTERISTICS (continued)**

**www.ti.com**

**STRUMENTS** 

All specifications at T<sub>A</sub> = +25°C, V<sub>DD</sub> = 5V, load resistance = 500 $\Omega$  on each output to ground, differential output (1Vpp), CA, CB = 3.9µF, single-ended input configuration,  $f_{IN} = 5MHz$ ,  $\overline{HG} = Low$  (High-Gain Mode),  $V_{CNTL} = 2.3V$ , unless otherwise noted.





**8**





−40 −45

SBOS326 −AUGUST 2005

# **TYPICAL CHARACTERISTICS (continued)**

DISTORTION vs VCA OUTPUT

All specifications at T<sub>A</sub> = +25°C, V<sub>DD</sub> = 5V, load resistance = 500 $\Omega$  on each output to ground, differential output (1Vpp), CA, CB = 3.9µF, single-ended input configuration,  $f_{IN} = 5MHz$ ,  $\overline{HG} = Low$  (High-Gain Mode),  $V_{CNTL} = 2.3V$ , unless otherwise noted.

−40

−45



DISTORTION vs RESISTIVE LOAD



# **TYPICAL CHARACTERISTICS (continued)**

**www.ti.com**

**TRUMENTS** 

All specifications at T<sub>A</sub> = +25°C, V<sub>DD</sub> = 5V, lo<u>ad r</u>esistance = 500Ω on each output to ground, differential output (1V<sub>PP</sub>), CA, CB = 3.9μF, single-ended input configuration, f<sub>IN</sub> = 5MHz, HG = Low (High-Gain Mode), V<sub>CNTL</sub> = 2.3V, unless otherwise noted.





**Figure 26**







2ND−HARMONIC DISTORTION vs V<sub>CNTL</sub> (Differential Input) −45 −50 −55 Distortion (dBc) Distortion (dBc)  $\overline{HG} = 0$ −60 −65 −70  $\overline{HG} = 1$ −75 1.0  $\sum_{i=1}^{n}$ 1.2 1.3 1.7 1.8 8<br>0.9<br>0.  $1.66$ <br>1.5  $.66$ 1.9 2.0 2.1 2.2 2.3  $V_{CNTL}$  (V)







# **TYPICAL CHARACTERISTICS (continued)**

All specifications at T<sub>A</sub> = +25°C, V<sub>DD</sub> = 5V, lo<u>ad r</u>esistance = 500Ω on each output to ground, differential output (1V<sub>PP</sub>), CA, CB = 3.9μF,  $s$ ingle-ended input configuration, f<sub>IN</sub> = 5MHz, HG = Low (High-Gain Mode), V $_{\rm{CNTL}}$  = 2.3V, unless otherwise noted.



**Figure 31**

**Figure 32**



**Figure 33**

### **THEORY OF OPERATION**

The VCA2617 is a dual-channel variable gain amplifier (VGA) with each channel being independant. The VGA is a true variable-gain amplifier, achieving lower noise output at lower gains. The output amplifier has two gains, allowing for further optimization with different analog-to-digital converters. Figure 34 shows a simplified block diagram of a single channel of the dual-channel system. The VGA can be powered down in order to conserve system power when necessary.



**Figure 34. Simplified Block Diagram of VCA2617**

## **VGA—OVERVIEW**

The VGA that is used with the VCA2617 is a true variable-gain amplifier; as the gain is reduced, the noise contribution from the VGA itself is also reduced. This design is in contrast with another popular device architecture (used by the VCA2619), where an effective VCA characteristic is obtained by a voltage-variable attenuator succeeded by a fixed-gain amplifier. At the highest gain, systems with either architecture are dominated by the noise produced at the input to either the fixed or variable gain amplifier. At low gains, however, the noise output is dominated by the contribution from the VGA. Therefore, the overall system with lower VGA gain will produce less noise.

The following example will illustrate this point. Figure 34 shows a block diagram of the variable-gain amplifier; Figure 35 shows a block diagram of a variable attenuation attenuator followed by a fixed gain amplifier. For purposes of this example, let us assume the performance characteristics shown in Table 1; these values are the typical performance data of the VCA2617 and the VCA2619.



**Figure 35. Block Diagram of Older VCA Models**





When the block diagram shown in Figure 34 has a gain of 40dB, the noise referred to the input (RTI) is:

Total Noise (RTI) = 
$$
4.1 \text{nV}/\sqrt{\text{Hz}}
$$
 (1)

When the block diagram shown in Figure 35 has the combined gain of 60dB, the noise referred to the input (RTI) is given by the expression:

Total Noise (RTI)

$$
\sqrt{\frac{(\text{Buffer Noise})^2 + (\text{ATTEN Noise})^2 + (\text{VCA Noise})^2}{(\text{3.9})^2 + (\text{2.2})^2 + (\text{3.9})^2}} = 5.9 \text{nV} / \sqrt{\text{Hz}}
$$
\n(2)

Repeating the above measurements for both VCA configurations when the overall gain is 10dB yields the following results:

For the VCA with a variable gain amplifier (Figure 34):

$$
Total Noise (RTI) = 90nV/\sqrt{Hz}
$$
 (3)

For the VCA with a variable attenuation attenuator (Figure 35):

Total Noise = 
$$
\sqrt{(3.9)^2 + (2.2)^2 + (2.0/0.10)^2}
$$
  
=  $14 \text{nV} / \sqrt{\text{Hz}}$  (4)

The VGA has a continuously-variable gain range of 48dB with the ability to select either of two options. The gain of the VGA can either be varied from −10dB to 38dB, or from −16dB to 32dB. The VGA output can be programmed to clip at a predetermined voltage that is selected by the user. When the user applies a voltage to the  $V_{\text{CLMP}}$ -pin, the output will have a peak-to-peak voltage that is given by the graph shown in Figure 26.



### **VOLTAGE-CONTROLLED AMPLIFIER (VCA)— DETAIL**

Figure 36 shows a simplified schematic of the VCA. The VCA2617 is a true voltage-controlled amplifier, with the gain expressed in dB directly proportional to a control signal. This architecture compares to the older VCA products where a voltage-controlled attenuator was followed by a fixed-gain amplifier. With a variable-gain amplifier, the output noise diminishes as the gain reduces. A variable-gain amplifier, where the output amplifier gain is fixed, will not show diminished noise in this manner. Refer to Table 2, which shows a comparison between the noise performance at different gains for the VCA2617 and the older VCA2619.

**Table 2. Noise vs Gain (** $R_G = 0$ **)** 

| <b>PRODUCT</b> | GAIN (dB) | NOISE RTI (nV/ $\forall$ Hz) |
|----------------|-----------|------------------------------|
| <b>VCA2617</b> | 40        | 4.1                          |
| <b>VCA2617</b> |           | 100                          |
| VCA2619        | 40        | 5.9                          |
| <b>VCA2619</b> |           | 500                          |



**Figure 36. Block Diagram of VCA**



The VCA accepts a differential input at the +IN and −IN terminals. Amplifier A1, along with transistors Q2 and Q3, forms a voltage follower that buffers the +IN signal to be able to drive the voltage-controlled resistor. Amplifier A3, along with transistors Q27 and Q28, plays the same role as A1. The differential signal applied to the voltage-controlled resistor network is converted to a current that flows through transistors Q1 through Q4. Through the mirror action of transistors Q1/Q5 and Q4/Q6, a copy of this same current flows through Q5 and Q6. Assuming that the signal current is less than the programmed clipping current (that is, the current flowing through transistors Q7 and Q8), the signal current will then go through the diode bridge (D1 through D4) and be sent through either R2 or R1, depending upon the state of Q9. This signal current multiplied by the feedback resistor associated with amplifier A2, determines the signal voltage that is designated −OUT. Operation of the circuitry associated with A3 and A4 is identical to the operation of the previously described function to create the signal +OUT.

A1 and its circuitry form a voltage-to-current converter, while A2 and its circuitry form a current-to-voltage converter. This architecture was adapted because it has excellent signal-handling capability. A1 has been designed to handle a large voltage signal without overloading, and the various mirroring devices have also been sized to handle large currents. Good overload capability is achieved as both the input and output amplifier are not required to amplify voltage signals. Voltage amplification occurs when the input voltage is converted to a current; this current in turn is converted back to a voltage as amplifier A2 acts as a transimpedance amplifier. The overall gain of the output amplifier A2 can be altered by 6dB by the action of the HG signal. This enables more optimum performance when the VCA interfaces with either a 10-bit or 12-bit analog-to-digital converter (ADC). An external capacitor (C) is required to provide a low impedance connection to join the two sections of the resistor network. Capacitor C could be replaced by a short-circuit. By providing a DC connection, the output offset will be a function of the gain setting. Typically, the offset at this point is  $\pm 10$ mV; thus, if the gain varies from 1 to 100, the output offset would vary from ±10mV to ±100mV.

### **VARIABLE GAIN CHARACTERISTICS**

Transistors Q10, Q12, Q14, Q16, Q18, Q20, Q22, and Q24 form a variable resistor network that is programmed in an exponential manner to control the gain. Transistors Q11, Q13, Q15, Q17, Q19, Q21, Q23, and Q25 perform the same function. These two groups of FET variable resistors are configured in this manner to balance the capacitive loading on the total variable-resistor network. This

#### SBOS326 −AUGUST 2005

balanced configuration is used to keep the second harmonic component of the distortion low. The common source connection associated with each group of FET variable resistors is brought out to an external pin so that an external capacitor can be used to make an AC connection. This connection is necessary to achieve an adequate low-frequency bandwidth because the coupling capacitor would be too large to include within the monolithic chip. The value of this variable resistor ranges in value from 15Ω to 5000Ω to achieve a gain range of about 48dB. The low-frequency bandwidth is then given by the formula:

Low Frequency  $BW = 1/2\pi RC$ (5)

where:

R is the value of the attenuator.

C is the value of the external coupling capacitor.

For example, if a low-frequency bandwidth of 500kHz was desired and the value of R was 10Ω, then the value of the coupling capacitor would be 0.05µF.

One of the benefits of this method of gain control is that the output offset is independent of the variable gain of the output amplifier. The DC gain of the output amplifier is extremely low; any change in the input voltage is blocked by the coupling capacitor, and no signal current flows through the variable resistor. This method also means that any offset voltage existing in the input is stored across this coupling capacitor; when the resistor value is changed, the DC output will not change. Therefore, changes in the control voltage do not appear in the output signal. Figure 37 shows the output waveform resulting from a step change in the control voltage, and Figure 38 shows the output voltage resulting when the control voltage is a full-scale ramp.



**Figure 37. Response to Step Change of VCNTL** 





**Figure 38. Response to Ramp Change of V<sub>CNTL</sub>** 

The exponential gain control characteristic is achieved through a piecewise approximation to a perfectly smooth exponential curve. Eight FETs, operated as variable resistors whose value is progressively 1/2 of the value of the adjacent parallel FET, are turned on progressively, or their value is lowered to create the exponential gain characteristic. This characteristic can be shown in the following way. An exponential such as  $y = e^x$  increases in the  $y$  dimension by a constant ratio as the  $x$  dimension increases by a constant linear amount. In other words, for a constant  $(x1 - x2)$ , the ratio  $e^{x1}/e^{x2}$  remains the same. When FETs used as variable resistors are placed in parallel, the attenuation characteristic that is created behaves according to this same exponential characteristic at discrete points as a function of the control voltage. It does not perfectly obey an ideal exponential characteristic at other points; however, an 8-section approximation yields  $a \pm 1$ dB error to an ideal curve.

### **PROGRAMMABLE CLIPPING**

The clipping level of the VCA2617 can be programmed to a desired output. The programming feature is useful when matching the clipped level from the output of the VCA to the full-scale range of a subsequent VCA, in order to prevent the VCA from generating false spectral signals; see the circuit diagram shown in Figure 39. The signal node at the drain junction of Q5 and Q6 is sent to the diode bridge formed by diode-connected transistors, D1 through D4. The diode bridge output is determined by the current that flows through transistors Q7 and Q8. The maximum current that can then flow into the summing node of A2 is this same current; consequently, the maximum voltage output of A2 is this same current multiplied by the feedback resistor associated with A2. The maximum output voltage of A2, which would be the clipped output, can then be controlled by adjusting the current that flows through Q7 and Q8; see the circuit diagram shown in Figure 36. The circuitry of A1, R1, and Q1 converts the clamp voltage  $(V_{\text{CI MP}})$  to a current that controls equal and opposite currents flowing through transistors Q5 and Q6.



**Figure 39. Clipping Level Adjust Circuitry**



When  $\overline{HG} = 0$ , the previously described circuitry is designed so that the value of the  $V_{CLMP}$  signal is equal to the peak differential signal developed between  $+V_{\text{OUT}}$  and  $-V<sub>OUT</sub>$ . When  $\overline{HG} = 1$ , the differential output will be equal to the clamp voltage. This method of controlled clipping also achieves fast and clean settling waveforms at the output of the VCA, as shown in Figure 40 through Figure 43. The sequence of waveforms demonstrate the clipping performance during various stages of overload.



**Figure 40. Before Overload (630mV<sub>PP</sub> Input)** 



**Figure 41. Approaching Overload (700mVPP Input)**

In a typical application, the VCA2617 will drive an anti-aliasing filter, which in turn will drive an ADC. Many modern ADCs, such as the ADS5270, are well-behaved with as much as 2x overload. This means that the clipping level of the VCA should be set to overcome the loss in the filter such that the clipped input to the ADC is just slightly over the full-scale input. By setting the clipping level in this manner, the lowest harmonic distortion level will be achieved without interfering with the overload capability of the ADC.



**Figure 42. Overload (1.5V<sub>PP</sub> Input)** 



Figure 43. Extreme Overload (3.8V<sub>PP</sub> Input)



www.ti.com 10-Dec-2020

## **PACKAGING INFORMATION**



**(1)** The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

**LIFEBUY:** TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

**NRND:** Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

**(3)** MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

**(4)** There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

**(5)** Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

**(6)** Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



# **PACKAGE OPTION ADDENDUM**



**TEXAS** 

### **TAPE AND REEL INFORMATION**

**ISTRUMENTS** 





#### **QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE**





#### Pack Materials-Page 1



www.ti.com www.ti.com 3-Jun-2022

# **PACKAGE MATERIALS INFORMATION**



\*All dimensions are nominal



# **GENERIC PACKAGE VIEW**

# **RHB 32 VQFN - 1 mm max height**

**5 x 5, 0.5 mm pitch** PLASTIC QUAD FLATPACK - NO LEAD



Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details.





NOTES: A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M-1994.

B. This drawing is subject to change without notice.

C. QFN (Quad Flatpack No-Lead) Package configuration.

D. The package thermal pad must be soldered to the board for thermal and mechanical performance.

E. See the additional figure in the Product Data Sheet for details regarding the exposed thermal pad features and dimensions.

F. Falls within JEDEC MO-220.



## RHB (S-PVQFN-N32)

## PLASTIC QUAD FLATPACK NO-LEAD

### THERMAL INFORMATION

This package incorporates an exposed thermal pad that is designed to be attached directly to an external heatsink. The thermal pad must be soldered directly to the printed circuit board (PCB). After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC).

For information on the Quad Flatpack No-Lead (QFN) package and its advantages, refer to Application Report, QFN/SON PCB Attachment, Texas Instruments Literature No. SLUA271. This document is available at www.ti.com.

The exposed thermal pad dimensions for this package are shown in the following illustration.



NOTE: A. All linear dimensions are in millimeters





# PLASTIC QUAD FLATPACK NO-LEAD



NOTES: All linear dimensions are in millimeters. A.

- This drawing is subject to change without notice. **B.**
- This package is designed to be soldered to a thermal pad on the board. Refer to Application Note, Quad Flat-Pack C. Packages, Texas Instruments Literature No. SLUA271, and also the Product Data Sheets for specific thermal information, via requirements, and recommended board layout. These documents are available at www.ti.com <http://www.ti.com>.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC 7525 for stencil design considerations.
- E. Customers should contact their board fabrication site for recommended solder mask tolerances and via tenting recommendations for any larger diameter vias placed in the thermal pad.



### **IMPORTANT NOTICE AND DISCLAIMER**

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to [TI's Terms of Sale](https://www.ti.com/legal/termsofsale.html) or other applicable terms available either on [ti.com](https://www.ti.com) or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2022, Texas Instruments Incorporated