# MP2696A



# I<sup>2</sup>C-Controlled, Single-Cell **Switching Charger with Power-Path Management and 3.6A Boost Output**

## **DESCRIPTION**

The MP2696A is a highly integrated, flexible, switch-mode battery-charging, power-path management device designed for a single-cell Li-ion and Li-polymer battery to be used in a wide range of portable applications.

The MP2696A integrates three battery-charging phases: pre-charge, constant-current, constant-voltage charge. This device also manages the input power source through input current limit regulation and minimum input voltage regulation.

The MP2696A can switch to boost mode to generate the system power output from the battery.

The MP2696A has an integrated IN to SYS passthrough path to pass the input voltage to the system.

Using an I<sup>2</sup>C interface, the host can flexibly program the charge and boost parameters. The device operating status can also be read in the registers.

Safety features include SYS short-circuit protection, input over-voltage protection, battery under-voltage protection, thermal shutdown, and JEITA battery temperature monitoring.

The MP2696A is available in a QFN-21 (3mmx3mm) package.

#### **FEATURES**

- 4.0V to 11V Operation Voltage Range
- Up to 16V Sustainable Input Voltage
- 500mA to 3.6A Programmable Charge Current
- 3.6V to 4.45V Programmable Charge Regulation Voltage with ±0.5% Accuracy
- 100mA to 3A Programmable Input Current Limit with ±10% Accuracy
- Minimum Input Voltage Loop for Maximum Adapter Power Tracking
- Ultra-Low 25µA Battery Discharge Current in Idle Mode
- Boost Converter w/ Up to 3.6A Output Current:
  - Programmable Output Current Limit Loop
  - Programmable Boost Output Voltage
  - **USB Output Cable Compensation**
  - Programmable Inductor Peak Current Limiting
- Comprehensive Safety Features
  - Fully-Customizable JEITA Profile with Programmable Temperature Threshold
  - Charge Safety Timer
  - Input Over-Voltage Protection
  - Thermal Shutdown
  - SYS Over-Current and Short Protection
- Analog Voltage Output IB Pin for Battery **Current Monitoring**
- SYS Plug-In Detection
- SYS No Load Detection
- SYS DP/DM Interface for BC1.2 and Non-Standard Adapters
- Status and Fault Monitoring
- Available in a QFN-21 (3mmx3mm) Package

#### APPLICATIONS

- **Sub-Battery Applications**
- Power Bank Applications for Smartphone, Tablet, and Other Portable Devices

All MPS parts are lead-free, halogen-free, and adhere to the RoHS directive. For MPS green status, please visit the MPS website under Quality Assurance. "MPS", the MPS logo, and "Simple, Easy Solutions" are registered trademarks of Monolithic Power Systems, Inc. or its subsidiaries.



## TYPICAL APPLICATION





## ORDERING INFORMATION

| Part Number*     | Package          | Top Marking |
|------------------|------------------|-------------|
| MP2696AGQ-0000** | QFN-21 (3mmx3mm) | See Below   |
| EVKT-MP2696A     | Evaluation kit   |             |

<sup>\*</sup> For Tape & Reel, add suffix -Z (e.g. MP2696AGQ-xxxx-Z).

#### TOP MARKING

## **BKZY**

LLL

BKZ: Product code of MP2696AGQ

Y: Year code LLL: Lot number

## **EVALUATION KIT EVKT-MP2696A**

EVKT-MP2696A kit contents (items below can be ordered separately):

| # | Part Number        | Item                                                                                              | Quantity |
|---|--------------------|---------------------------------------------------------------------------------------------------|----------|
| 1 | EV2696A-Q-00B      | MP2696A evaluation board                                                                          | 1        |
| 2 | EVKT-USBI2C-02 bag | Includes one USB to I <sup>2</sup> C communication interface, one USB cable, and one ribbon cable | 1        |
| 3 | Online resources   | Include datasheet, user guide, product brief, and GUI                                             | 1        |

## Order directly from MonolithicPower.com or our distributors.



Figure 1: EVKT-MP2696A Evaluation Kit Set-Up

<sup>\*\*&</sup>quot;xxxx" is the register setting option. The factory default is "0000." This content can be viewed in the I2C register map. Contact an MPS FAE to obtain an "xxxx" value.



## **PACKAGE REFERENCE**





# **PIN FUNCTIONS**

| Pin# | Name  | I/O   | Description                                                                                                                                                                                                                 |
|------|-------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1    | PGND  | Power | Power ground.                                                                                                                                                                                                               |
| 2    | SW    | Power | Switching output node. Connect SW to the inductor.                                                                                                                                                                          |
| 3    | PMID  | Power | <b>Drain of the high-side switching MOSFET.</b> Bypass PMID with ceramic capacitors from PMID to PGND, placed as close to the IC as possible. This pin cannot carry an external load.                                       |
| 4    | SMID  | Power | Connected to the drain of Q1 and Q2. Short SMID to PMID on the PCB.                                                                                                                                                         |
| 5,6  | SYS   | Power | System power output. Place ceramic capacitors from SYS to PGND.                                                                                                                                                             |
| 7,8  | IN    | Power | Power input of the IC. Place ceramic capacitors from IN to PGND.                                                                                                                                                            |
| 9    | CSP   |       | Battery current sense positive input.                                                                                                                                                                                       |
| 10   | BATT  |       | Battery positive terminal.                                                                                                                                                                                                  |
| 11   | AGND  | Power | Analog ground. Short to PGND on the PCB.                                                                                                                                                                                    |
| 12   | DP    | I/O   | Positive port of the USB data for the output. High ESD rating.                                                                                                                                                              |
| 13   | DM    | I/O   | Negative port of the USB data for the output. High ESD rating.                                                                                                                                                              |
| 14   | INT   | 0     | <b>Open-drain interrupt output.</b> Connect INT to the logic rail through a $10k\Omega$ resistor.                                                                                                                           |
| 15   | SCL   | l     | <b>I</b> <sup>2</sup> <b>C interface clock.</b> Connect SCL to the logic rail through a 10kΩ resistor.                                                                                                                      |
| 16   | SDA   | I/O   | <b>I</b> <sup>2</sup> <b>C interface data</b> . Connect SDA to the logic rail through a 10kΩ resistor.                                                                                                                      |
| 17   | IB    | 0     | <b>Battery current indicator.</b> The voltage at IB indicates the charge current to the battery in charge mode, and the discharge current of the battery in boost mode.                                                     |
| 18   | NTC   | I     | <b>Temperature sense input.</b> Connect NTC to a negative temperature coefficient thermistor. Program the temperature window with a resistor divider from VRNTC to NTC to GND. Programmable JEITA thresholds are supported. |
| 19   | VCC   | Power | Internal circuit and switch driver power supply. Bypass to AGND with a ceramic capacitor as close to the IC as possible. For the external load capacity, see the VCC Power Supply section on page 16.                       |
| 20   | VRNTC | Power | Reference voltage output for powering up NTC.                                                                                                                                                                               |
| 21   | BST   | Power | <b>Bootstrap.</b> Connect a 470nF bootstrap capacitor between BST and SW to form a floating supply across the high-side power switch driver.                                                                                |



| ABSOLUTE MAXIMUM RATINGS (1)                             |
|----------------------------------------------------------|
| IN, PMID, SMID, SYS to PGND0.3V to +16V                  |
| SW to PGND0.3V (-2V for 20ns) to                         |
| +14V (16V for 20ns)                                      |
| BST to PGNDSW to SW + 5V                                 |
| All other pins to AGND0.3V to +5V                        |
| Continuous power dissipation $(T_A = 25^{\circ}C)^{(2)}$ |
| 2.5W                                                     |
| Junction temperature150°C                                |
| Lead temperature (solder)260°C                           |
| Storage Temperature65°C to +150°C                        |
| Recommended Operating Conditions (3)                     |
| Supply voltage (V <sub>IN</sub> ) 4V to 11V              |
| Input current (I <sub>IN</sub> )Up to 3A                 |
| System current (I <sub>SYS</sub> )                       |
| Charge current (I <sub>CC</sub> ) Up to 3.6A             |
| Battery voltage (V <sub>BATT</sub> ) Up to 4.5V          |
| Operating junction temp (T <sub>J</sub> )40°C to +125°C  |

| Thermal Resistance (4)                                                                | $oldsymbol{	heta}_{JA}$ | $\boldsymbol{\theta}$ JC |     |
|---------------------------------------------------------------------------------------|-------------------------|--------------------------|-----|
| QFN-21 (3mmx3mm)                                                                      | 50                      | 12°                      | C/W |
| ESD Ratings                                                                           |                         |                          |     |
| DP, DM pins:<br>Human body model (HBM)<br>Charged device model (CE<br>All other pins: |                         |                          |     |
| Human body model (HBM)<br>Charged device model (CE                                    |                         |                          |     |
|                                                                                       | -                       |                          |     |

#### Notes:

- 1) Exceeding these ratings may damage the device.
- 2) The maximum allowable power dissipation is a function of the maximum junction temperature  $T_{\rm J}$  (MAX), the junction-to-ambient thermal resistance  $\theta_{\rm JA}$ , and the ambient temperature  $T_{\rm A}$ . The maximum allowable continuous power dissipation at any ambient temperature is calculated by  $P_{\rm D}$  (MAX) =  $(T_{\rm J}$  (MAX)  $T_{\rm A})$  /  $\theta_{\rm JA}$ . Exceeding the maximum allowable power dissipation will cause excessive die temperature, and the regulator will go into thermal shutdown. Internal thermal shutdown circuitry protects the device from permanent damage.
- The device is not guaranteed to function outside of its operating conditions.
- 4) Measured on JESD51-7, 4-layer PCB.
- 5) Per ANSI/ESDA/JEDEC JS-001.
- 6) Per JESD22-C101.



## **ELECTRICAL CHARACTERISTICS**

 $V_{IN}$  = 5V,  $V_{BATT}$  = 3.5V, RS1 = 10m $\Omega$ ,  $T_A$  = 25°C, unless otherwise noted.

| Parameters                                | Symbol               | Condition                                                                                                                                      | Min  | Тур  | Max  | Units |
|-------------------------------------------|----------------------|------------------------------------------------------------------------------------------------------------------------------------------------|------|------|------|-------|
| Quiescent Current                         |                      |                                                                                                                                                |      |      |      |       |
| Battery discharge current in IDLE mode    | IBATT_IDLE           | Idle mode                                                                                                                                      |      | 25   | 36   | μΑ    |
| Input quiescent current without switching | I <sub>IN_Q</sub>    | V <sub>IN</sub> > V <sub>IN_UVLO</sub> ,<br>V <sub>IN</sub> > V <sub>BATT</sub> + V <sub>HDRM</sub> ,<br>charge disabled, float SYS            |      | 0.6  | 1    | mA    |
| Input quiescent current when switching    | lin_qsw              | V <sub>IN</sub> > V <sub>IN_UVLO</sub> ,<br>V <sub>IN</sub> > V <sub>BATT</sub> + V <sub>HDRM</sub> , charge<br>enabled,<br>float BATT and SYS |      | 1    |      | mA    |
| Battery discharge current in boost mode   | I <sub>BOOST_Q</sub> | $I_{SYS} = 0$ , $VBOOST[2:0] = 5.15V$ , boost enabled, $V_{BATT} = 4.2V$                                                                       |      | 2    |      | mA    |
| Power On/Off                              |                      |                                                                                                                                                |      |      |      |       |
| IN operating range                        | V <sub>IN_OP</sub>   | Converter switching                                                                                                                            | 4    |      | 11   | V     |
| Input under-voltage lockout               | V <sub>IN_UV</sub>   | V <sub>IN</sub> falling                                                                                                                        | 2.95 | 3.10 | 3.25 | V     |
| Input under-voltage lockout hysteresis    |                      | V <sub>IN</sub> rising                                                                                                                         |      | 305  |      | mV    |
| Input vs. battery headroom                | V <sub>HDRM</sub>    | V <sub>IN</sub> rising                                                                                                                         |      | 200  | 310  | mV    |
| input vs. battery fleadroom               |                      | V <sub>IN</sub> falling                                                                                                                        | 10   | 80   |      | mV    |
| Battery under-voltage lockout             | V <sub>BATT_UV</sub> | During boost                                                                                                                                   | 2.4  | 2.5  | 2.6  | V     |
|                                           |                      | Before boost starts                                                                                                                            | 2.8  | 2.9  | 3.0  | V     |
| VCC LDO output voltage                    | Vvcc                 | $V_{IN} = 5V$ , $I_{VCC} = 30mA$                                                                                                               | 3.3  | 3.55 | 3.8  | V     |
| VCC under-voltage lockout                 | V <sub>CC_UV</sub>   | VCC rising                                                                                                                                     | 1.9  | 2.1  | 2.3  | V     |
| VCC under-voltage lockout hysteresis      |                      |                                                                                                                                                |      | 80   |      | mV    |
| Power Path                                |                      |                                                                                                                                                |      |      |      |       |
| IN to PMID FET (Q1) on resistance         | R <sub>ON_Q1</sub>   |                                                                                                                                                |      | 25   |      | mΩ    |
| PMID to SYS FET (Q2) on resistance        | Ron_q2               |                                                                                                                                                |      | 15   |      | mΩ    |
| High-side FET (Q3) on resistance          | R <sub>ON_HS</sub>   |                                                                                                                                                |      | 15   |      | mΩ    |
| Low-side FET (Q4) on resistance           | Ron_ls               |                                                                                                                                                |      | 14   |      | mΩ    |
| Peak current limit for high-side          |                      | CC charge mode                                                                                                                                 |      | 6.5  |      | Α     |
| FET in buck mode                          | I <sub>HS_PK</sub>   | Pre-charge mode                                                                                                                                |      | 1.3  |      | Α     |
| Peak current limit for low-side           |                      | BST_IPK[1:0] = 6.5A                                                                                                                            | 5.9  | 6.6  | 7.3  | Α     |
| FET in boost mode                         | I <sub>LS_PK</sub>   | BST_IPK[1:0] = 5A                                                                                                                              | 4.1  | 4.8  | 5.5  | Α     |
| Switching frequency                       | fa                   | SW_FREQ = 700kHz                                                                                                                               |      | 720  |      | kHz   |
| Switching frequency                       | f <sub>SW</sub>      | SW_FREQ = 1200kHz                                                                                                                              |      | 1200 |      | kHz   |



# **ELECTRICAL CHARACTERISTICS** (continued)

 $V_{IN}$  = 5V,  $V_{BATT}$  = 3.5V, RS1 = 10m $\Omega$ ,  $T_A$  = 25°C, unless otherwise noted.

| Parameters                           | Symbol                                | Condition                                       | Min   | Тур  | Max   | Units |
|--------------------------------------|---------------------------------------|-------------------------------------------------|-------|------|-------|-------|
| Charge Mode                          |                                       |                                                 |       |      |       |       |
|                                      |                                       | BATT_REG range (7)                              | 3.6   |      | 4.45  | V     |
|                                      |                                       | BATT_REG[2:0] = 3.6V                            | 3.582 | 3.6  | 3.618 | V     |
|                                      |                                       | BATT_REG[2:0] = 4.1V                            | 4.080 | 4.1  | 4.120 | V     |
| Charge voltage regulation            | \/                                    | BATT_REG[2:0] = 4.2V                            | 4.179 | 4.2  | 4.221 | V     |
| Charge voltage regulation            | VBATT_REG                             | BATT_REG[2:0] = 4.3V                            | 4.279 | 4.3  | 4.321 | ٧     |
|                                      |                                       | BATT_REG[2:0] = 4.35V                           | 4.328 | 4.35 | 4.372 | V     |
|                                      |                                       | BATT_REG[2:0] = 4.4V                            | 4.378 | 4.40 | 4.422 | V     |
|                                      |                                       | BATT_REG[2:0] = 4.45V                           | 4.428 | 4.45 | 4.472 | V     |
|                                      |                                       | ICC[4:0] = 3A                                   | 2.7   | 3    | 3.4   | Α     |
| Fast charge current                  | Icc                                   | ICC[4:0] = 1.5A                                 | 1.35  | 1.5  | 1.7   | Α     |
|                                      |                                       | ICC[4:0] = 0.5A                                 | 0.41  | 0.5  | 0.6   | Α     |
| Charge termination current           | I <sub>TERM</sub>                     | ITERM[1:0] = 100mA                              | 40    | 100  | 160   | mA    |
| Charge termination current           | HERM                                  | ITERM[1:0] = 200mA                              | 100   | 200  | 300   | mA    |
| Recharge threshold below VBATT_REG   | V <sub>RECH</sub>                     | V <sub>BATT</sub> falling                       | 100   | 200  | 320   | mV    |
| Pre-charge to fast charge threshold  | V <sub>BATT_PRE</sub>                 | V <sub>BATT</sub> rising                        | 2.9   | 3.0  | 3.1   | ٧     |
| Pre-charge to fast charge hysteresis |                                       | V <sub>BATT</sub> falling                       |       | 290  |       | mV    |
| •                                    |                                       | IPRE[1:0] = 150mA, V <sub>BATT</sub> = 1.8V     |       | 150  |       | mA    |
| Pre-charge current                   | I <sub>PRE</sub>                      | IPRE[1:0] = 350mA, V <sub>BATT</sub> = 1.8V     |       | 350  |       | mA    |
| Safety timer for charging cycle      |                                       |                                                 |       | 20   |       | hours |
| Input Regulation                     |                                       |                                                 |       |      |       |       |
| Input minimum voltage                | \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ | VINMIN[2:0] = 4.5V                              | 4.41  | 4.51 | 4.61  | V     |
| regulation                           | V <sub>IN_MIN</sub>                   | VINMIN[2:0] = 4.65V                             | 4.56  | 4.66 | 4.76  | V     |
|                                      |                                       | IINLIM[2:0] = 3A                                | 2.7   | 2.85 | 3     | Α     |
| Input current limit                  | I <sub>IN_LIM</sub>                   | IINLIM[2:0] = 1.5A                              | 1.3   | 1.4  | 1.5   | Α     |
|                                      |                                       | IINLIM[2:0] = 0.5A                              | 0.4   | 0.45 | 0.5   | Α     |
| <b>Boost Mode</b>                    |                                       |                                                 |       |      |       |       |
| December 15 1 selection of DMID      | .,                                    | VBOOST[2:0] = 5.15V,<br>I <sub>SYS</sub> = 10mA | 5.05  | 5.13 | 5.21  | V     |
| Boost output voltage at PMID         | V <sub>PMID_BST</sub>                 | VBOOST[2:0] = 5.225V,<br>Isys = 10mA            | 5.13  | 5.21 | 5.29  | V     |
|                                      |                                       | IOLIM[3:0] = 3.6A                               | 3.55  | 3.7  | 3.85  | Α     |
| Boost output current limit           | I <sub>BST_LMT</sub>                  | IOLIM[3:0] = 2.8A                               | 2.7   | 2.8  | 2.9   | Α     |
|                                      |                                       | IOLIM[3:0] = 2.1A                               | 1.9   | 2.05 | 2.15  | Α     |



# **ELECTRICAL CHARACTERISTICS** (continued)

 $V_{IN}$  = 5V,  $V_{BATT}$  = 3.5V, RS1 = 10m $\Omega$ ,  $T_A$  = 25°C, unless otherwise noted.

| Parameters                                       | Symbol               | Condition                             | Min  | Тур | Max  | Units |  |
|--------------------------------------------------|----------------------|---------------------------------------|------|-----|------|-------|--|
| Analog Control                                   |                      |                                       |      |     |      |       |  |
| _                                                |                      | NOLOAD_THR[1:0] = 30mA                |      | 30  |      | mA    |  |
| SYS no load current threshold                    | l                    | $NOLOAD\_THR[1:0] = 50mA$             |      | 50  |      | mA    |  |
| 3 13 110 load current threshold                  | IBST_OFF             | $NOLOAD\_THR[1:0] = 75mA$             |      | 75  |      | mA    |  |
|                                                  |                      | $NOLOAD\_THR[1:0] = 100mA$            |      | 100 |      | mA    |  |
| SYS plug-in detection threshold                  | V <sub>PLUG_IN</sub> | SYS falling, percentage of VBATT      | 70   | 75  | 80   | %     |  |
| Discharge dummy load at IN                       | RIN_DUM              |                                       |      | 250 |      | Ω     |  |
| Discharge dummy load at SYS                      | Rsys_dum             |                                       |      | 30  |      | Ω     |  |
| Protection                                       |                      |                                       |      |     |      |       |  |
| Battery over-voltage threshold                   | VBATT_OVP            |                                       | 102  | 104 | 106  | %     |  |
| BATT over-voltage hysteresis                     |                      |                                       |      | 1.5 |      | %     |  |
| IN over valtage protection                       | M                    | V <sub>IN</sub> rising, VIN_OVP = 6V  | 5.8  | 6   | 6.2  | V     |  |
| IN over-voltage protection                       | V <sub>IN_OVP</sub>  | V <sub>IN</sub> rising, VIN_OVP = 11V | 10.6 | 11  | 11.4 | V     |  |
| IN over-voltage protection hysteresis            |                      | V <sub>IN</sub> falling               |      | 300 |      | mV    |  |
| Thermal Shutdown and Temperature Control         |                      |                                       |      |     |      |       |  |
| Thermal shutdown rising threshold <sup>(7)</sup> | T <sub>J_SHDN</sub>  | T <sub>J</sub> rising                 |      | 150 |      | °C    |  |
| Thermal shutdown hysteresis (7)                  |                      |                                       |      | 20  |      | °C    |  |



# **ELECTRICAL CHARACTERISTICS** (continued)

 $V_{IN}$  = 5V,  $V_{BATT}$  = 3.5V, RS1 = 10m $\Omega$ ,  $T_A$  = 25°C, unless otherwise noted.

| Parameters                                         | Symbol                | Condition                                                 | Min  | Тур  | Max  | Units    |
|----------------------------------------------------|-----------------------|-----------------------------------------------------------|------|------|------|----------|
| VRNTC voltage                                      | VVRNTC                | $V_{IN} = 5V$ , $I_{VRNTC} = 100\mu A$                    |      | 3.5  |      | V        |
| NTC low temp rising threshold                      | V <sub>COLD</sub>     | As percentage of VVRNTC, VCOLD[1:0] = 72%                 | 72   | 73.1 | 74.3 | %        |
| NTC low temp rising threshold hysteresis           |                       | As percentage of VVRNTC                                   |      | 1.6  |      | %        |
| NTC cool temp rising threshold                     | Vcool                 | As percentage of VVRNTC, VCOOL[1:0] = 60%                 | 59.7 | 61   | 62.2 | %        |
| NTC cool temp rising threshold hysteresis          |                       | As percentage of VVRNTC                                   |      | 1.6  |      | %        |
| NTC warm temp falling threshold                    | Vwarm                 | As percentage of V <sub>VRNTC</sub> ,<br>VWARM[1:0] = 40% | 39.4 | 40.6 | 42   | %        |
| NTC warm temp falling threshold hysteresis         |                       | As percentage of V <sub>VRNTC</sub>                       |      | 1.6  |      | %        |
| NTC hot temp falling threshold                     | V <sub>HOT</sub>      | As percentage of V <sub>VRNTC</sub> ,<br>VHOT[1:0] = 36%  | 35.3 | 36.6 | 37.9 | %        |
| NTC hot temp falling threshold hysteresis          |                       | As percentage of V <sub>VRNTC</sub>                       |      | 1.6  |      | %        |
| SYS DP/DM Signaling                                |                       |                                                           |      |      |      |          |
| DP/DM source voltage 2V7                           | VSRC_2V7              |                                                           | 2.6  | 2.7  | 2.8  | V        |
| DP/DM source resistance                            | Rsrc                  |                                                           | 23   | 30   | 37   | kΩ       |
| DP/DM comparator threshold 2.9V                    | V <sub>TH_2V9</sub>   |                                                           | 2.75 | 2.9  | 3.1  | <b>V</b> |
| DP/DM comparator threshold 2.1V                    | <b>V</b> TH_2V1       |                                                           | 1.95 | 2.1  | 2.25 | ٧        |
| Deglitch time for exiting non-<br>standard adapter |                       |                                                           | 8    | 10   | 12   | ms       |
| DP/DM short resistance                             | Rshort                |                                                           |      | 100  |      | Ω        |
| Pull-down resistor on DP pin                       | R <sub>PULL_DWN</sub> |                                                           |      | 300  |      | kΩ       |
| Timer for DCP to enter non-                        |                       |                                                           |      | 2    |      |          |
| standard adapter                                   |                       |                                                           | 1    |      |      | S        |
| I <sup>2</sup> C Interface                         |                       |                                                           |      |      |      |          |
| Input high threshold level                         |                       | SDA and SCL                                               | 1.3  |      |      | V        |
| Input low threshold level                          |                       | SDA and SCL                                               |      |      | 0.4  | V        |
| Output low threshold level                         |                       | Isink = 5mA                                               |      |      | 0.3  | V        |
| I <sup>2</sup> C clock frequency                   | fscL                  |                                                           |      |      | 400  | kHz      |
| Battery Current Indicator                          |                       |                                                           | _    |      |      |          |
| IB voltage output                                  |                       | Icc = 1A in charge mode                                   | 0.33 | 0.35 | 0.37 | V        |
| 15 voitage output                                  |                       | IDSCHG = 1A in boost mode                                 | 0.15 | 0.16 | 0.17 | V        |

#### Notes:

7) Guaranteed by design.



## TYPICAL CHARACTERISTICS



I<sub>CC</sub> = 3A vs. Junction Temperature



I<sub>IN\_LIMIT</sub> = 3A vs. Junction Temperature



V<sub>BATT\_REG</sub> = 4.2V vs. Junction Temperature



I<sub>TERM</sub> = 100mA vs. Junction Temperature



 $V_{IN\_MIN}$  = 4.65V vs. Junction Temperature





# **TYPICAL CHARACTERISTICS** (continued)

 $V_{\text{BATT\_UVLO\_FALLING}}$  vs. Junction Temperature



I<sub>NOLOAD\_THRESHOLD</sub> = 30mA vs. Junction Temperature



© 2021 MPS. All Rights Reserved.



## TYPICAL PERFORMANCE CHARACTERISTICS

 $T_A = 25^{\circ}C$ , battery simulator load, unless otherwise noted.





## TYPICAL PERFORMANCE CHARACTERISTICS (continued)

T<sub>A</sub> = 25°C, battery simulator load, unless otherwise noted.





## **FUNCTIONAL BLOCK DIAGRAM**



Figure 2: Functional Block Diagram



#### **OPERATION**

#### Introduction

The MP2696A is an I<sup>2</sup>C-controlled switching charger with bidirectional operation that can step up the battery voltage ( $V_{BATT}$ ) to power the system. Depending on the input and output status, it operates in one of the three modes: charge mode, boost mode, or idle mode. In charge mode, the IC supports a precision Li-ion or Li-polymer charging system for single-cell applications. In boost mode, the IC boosts  $V_{BATT}$  to a regulated voltage at SYS for powering the load. In idle mode, the IC stops charging or boosting and operates at a low current from the input or the battery to reduce the power consumption when the IC is not operating.

## **VCC Power Supply**

VCC provides power for the internal bias circuit, as well as the low-side switch driver. VCC is powered from whichever voltage is the highest between PMID and BATT. When the VCC voltage rises above the V<sub>VCC\_UV</sub> threshold, the I<sup>2</sup>C interface is ready for communication, and all the registers are reset to the default value. When the device is switching, VCC can provide up to 30mA for the external load.

## **CHARGER MODE OPERATION**

#### **Battery Charging Profile**

The IC can run a charging cycle autonomously without host involvement. Also, the host can control the charge operations and parameters via the registers.

A new charge cycle can start when the following conditions are valid:

- V<sub>IN</sub> is above V<sub>IN UV</sub>
- V<sub>IN</sub> is below V<sub>IN</sub> OVP
- V<sub>IN</sub> is above V<sub>BATT</sub> + V<sub>HDRM</sub>
- The NTC voltage is in the proper range (if the NTC\_STOP bit is set to 1)
- No charge timer fault
- Charging is enabled (CHG EN=1)
- No battery over-voltage

After the charge is done, unplug and re-insert VIN or toggle the CHG\_EN bit to start a new charge cycle.

## **Charge Cycle**

The IC checks the battery voltage to provide three main charging phases: pre-charge, constant-current (CC) charge, and constant-voltage (CV) charge.

The IC regulates the voltage drop on the currentsense resistor (RS1) for the battery pre-charge and constant-current charge current. Table 1 shows the default value for a  $10m\Omega$  resistor.

Table 1: Charge Current vs. Battery Voltage (RS1 =  $10m\Omega$ )

| Battery<br>Voltage | Charge<br>Current | Default<br>Value | CHG_STAT |
|--------------------|-------------------|------------------|----------|
| BATT < 3V          | IPRE[1:0]         | 150mA            | 01       |
| BATT > 3V          | ICC[4:0]          | 1A               | 10       |

The charge current can be scaled by implementing different current-sense resistor values. The fast-charge current (I<sub>CC</sub>) can be calculated with Equation (1):

$$I_{CC} = \frac{ICC[4:0]*10m\Omega}{BS1}$$
 (1)

The pre-charge current (I<sub>PRE</sub>) can be calculated with Equation (2):

$$I_{PRE} = \frac{IPRE[4:0] * 10m\Omega}{BS1}$$
 (2)

Note that the soldering tin for the current-sense resistor has resistance, which needs to be compensated.

During the entire charging process, the actual charge current may be less than the register setting due to other loop regulations, such as the input current limit or the input voltage limit.

## **Charge Termination**

Charging terminates if all the following conditions are met:

- The charge current is below the termination threshold for 20ms
- The IC works in a constant-voltage charge loop
- The IC is not in the input current loop or input voltage loop

After termination, the status register CHG\_STAT is set to 11, and an INT pulse is generated.





Figure 3: Battery Charge Profile

#### **Automatic Recharge**

When the battery is fully charged and the charging is terminated, the battery may be discharged because of the system consumption or self-discharge. When  $V_{BATT}$  is discharged below the recharge threshold ( $V_{BATT\_REG}$  - 200mV), the IC starts a new charging cycle automatically if the input power is valid. The timer resets when the auto-recharge cycle begins.

#### **Safety Timer**

The IC provides a safety timer to prevent extended charging cycles due to abnormal battery conditions. The safety timer feature can be disabled via the I<sup>2</sup>C. The safety timer does not operate in boost mode.

The safety timer resets at the beginning of a new charging cycle. Two actions can restart the safety timer: a new charge cycle starting, or the EN\_TIMER bit being toggled.

If the safety timer expires before the charge is done, then an INT pulse is generated, the charge cycle stops, and CHG\_FAULT[1:0] becomes 11 (signaling a safety timer expiration). To clear this fault, unplug and reinsert VIN once the safety timer expires.

# Input Voltage Based and Input Current Based Power Management

The IC features both input current and input voltage based power management by monitoring the input current and input voltage continuously.

When the input current reaches the limit set by IINLIM[2:0], the charge current tapers off to keep the input current from increasing further.

If the preset input current limit is higher than the adapter rating, the backup input voltage based power management also works to prevent the input source from being overloaded. When the input voltage falls below the input voltage regulation threshold set by VINMIN[2:0] due to the

heavy load, the charge current is also reduced to keep the input voltage from dropping further.

An INT pulse is generated once the device enters a VINPPM or INPPM condition.

#### **Thermistor Qualification**

VRNTC is driven to be the same as the VCC voltage when the IC is in charge/boost mode. The IC monitors the battery's temperature continuously by measuring the voltage at the NTC pins. The NTC function can be disabled by setting EN NTC = 0.

When NTC\_STOP is set to 1, the NTC voltage should be within the  $V_{\text{HOT}}$  to  $V_{\text{COLD}}$  range for both charge and boost operation. The IC resumes switching when the NTC voltage returns to the  $V_{\text{HOT}}$  to  $V_{\text{COLD}}$  range.

When NTC\_STOP is set to 0, the IC only generates an interrupt (INT) signal and reports the NTC pin status if the NTC\_FAULT[2:0] bits have any changes.

JEITA profile is supported when the JEITA\_DIS bit is set to 0.

At a cool temperature ( $V_{COLD}$  to  $V_{COOL}$ ) range, the charge current is reduced according to the JEITA\_ISET[1:0] setting (see Figure 4).



Figure 4: JEITA Profile - Charge Current

At a warm temperature ( $V_{WARM}$  to  $V_{HOT}$ ) range, the charge voltage is reduced according to the JEITA\_VSET[1:0] setting (see Figure 5).



Figure 5: JEITA Profile - Charge Voltage



The HOT and COLD thresholds have two options in the register. The WARM and COOL thresholds have four options in the register, which offers accurate and flexible JEITA control.

## Interrupt to Host (INT)

A 50µs interrupt pulse is generated on the opendrain INT pin when any of the events below occur:

- A good input source is detected
- A USB2 plug-in is detected
- Status register 05h changes
- Fault register 06h changes

#### **Battery Over-Voltage Protection (OVP)**

If  $V_{BATT}$  exceeds 104% of  $V_{BATT\_REG}$ , then the IC stops charging, BATT\_OVP is set to 1, and an INT pulse is generated. An 800 $\mu$ A current source discharges the battery until it returns to the normal range.

Battery over-voltage protection (OVP) can be disabled by setting BATT OVP DIS to 1.

#### **Input Over-Voltage Protection (OVP)**

If IN senses a voltage above the VIN\_OVP threshold, then the DC/DC converter shuts down.

The input OVP threshold can be 6V, 11V, or set via VIN\_OVP.

#### **BOOST MODE OPERATION**

The IC can supply a regulated 5V output at SYS to power the system. If  $V_{BATT}$  is below 2.9V, then the IC does not operate in boost mode to avoid draining the battery. In order to enable boost mode,  $V_{IN}$  must be below 2V.

The boost output current limit can be set between 2.1A and 3.6A. If  $V_{\text{SYS}} > V_{\text{BATT}}$ , then boost mode has an output current limit loop.

In boost mode, the IC first boosts PMID to the preset voltage, and then the block FET (Q2) turns on linearly. Once  $V_{\text{SYS}}$  exceeds 4.2V within 3ms, Q2 is turned on completely. Otherwise, Q2 turns off and tries to restarts again after 300ms.

#### **Boost Power Limitation**

During boost operation, the peak inductor current in each switching cycle is limited by the peak current limit of the low-side switch (Q4) BST\_IPK[1:0] bits. This limits the maximum battery discharge current.

# Battery Under-Voltage Lockout (UVLO) Protection

Once  $V_{BATT}$  drops below 2.5V during boost operation, boost mode stops and BATT\_UVLO is set to 1. Boost mode recovers once  $V_{BATT}$  exceeds 2.9V. BATT\_UVLO does not reset until the input source plug-in and battery is charged again.

#### **SYS Over-Current and Short Protection**

In boost mode, the MP2696A monitors the current flowing through Q2. If the SYS output current exceeds the preset boost output current limit, then the output current loop takes control and both the PMID voltage ( $V_{\text{PMID}}$ ) and SYS voltage ( $V_{\text{SYS}}$ ) decrease. If  $V_{\text{SYS}}$  drops to  $V_{\text{BATT}}$  + 200mV, then Q2 turns off. Q2 tries to restart again after 300ms.

The IC also features fast SYS over-current protection (OCP) in both boost mode and pass-through mode. If the Q2 current exceeds 8A, then Q2 turns off. Q2 tries to restart again after 300ms.

## Impedance Compensation for Boost Output

The Q2 intrinsic resistance and the USB2 output wire voltage drop can be compensated by adjusting the boost output voltage according to the system load current. The PMID voltage ( $V_{PMID}$ ) can be calculated with Equation (3):

$$V_{PMID} = V_{BOOST} + (I_{SYS} \times R_{SYS\_CMP})$$
 (3)

Where  $V_{BOOST}$  is the boost regulation voltage set by VBOOST[2:0],  $I_{SYS}$  is the real-time SYS load current during operation, and  $R_{SYS\_CMP}$  is the line resistance compensation set by RSYS\_CMP[2:0].

## **USB2 Plug-In Detection**

If USB2\_EN\_PLUG is on in standby mode, then SYS is pulled up to BATT. Detection starts once  $V_{SYS}$  reaches 90% of  $V_{BATT}$ . If the system voltage drops to 75% of  $V_{BATT}$ , then the USB2 plug-in is detected, USB2\_PLUG\_IN is set to 1, and an INT pulse signal is generated.

The host responds to the INT signal and enables boost mode/Q2.

For the next detection, the host must clear USB2\_PLUG\_IN and toggle USB2\_EN\_PLUG. Writing 1 to USB2\_PLUG\_IN clears it to 0.

#### **No Load Detection**

Q2 current is monitored in boost mode and passthrough mode. If the Q2 current is below NOLOAD\_THR[1:0], then NO\_LOAD is set to 1



and an INT pulse is generated. The host can monitor NO\_LOAD and decide whether boost mode/Q2 should be turned off.

#### Thermal Shutdown

The IC monitors the internal junction temperature to maximize power delivery and avoid overheating the chip. If the IC's junction temperature exceeds the threshold value (typically 150°C), then the converter shuts down. If the junction temperature drops to about 120°C, the MP2696A resumes normal operation.

## **Battery Current Analog Output**

The IC has an IB pin to monitor the real-time battery current in both charge mode and boost mode. The IB voltage ( $V_{\rm IB}$ ) is a fraction of the battery current. It indicates the current flowing in and out of the battery during charge mode and boost mode.

If using a  $10m\Omega$  current-sense resistor in charge mode, the IB voltage ( $V_{IB}$ ) can be calculated with Equation (4):

$$V_{IB} = I_{CHG} \times 0.36(V)$$
 (4)

If using a  $10m\Omega$  current-sense resistor in boost mode, the IB voltage ( $V_{IB}$ ) can be calculated with Equation (5):

$$V_{IB} = I_{DSCHG} \times 0.16(V) \tag{5}$$

Note that scaling the current-sense resistor also scales the IB gain.

#### Idle Mode

If the input power source is not present and boost mode is disabled, then the IC goes into idle mode. In idle mode, all the FETs and most of the internal circuits are turned off to minimize leakage and extend the battery runtime.

#### SYS DP/DM Signaling

For a nonstandard adapter imitation, the DP and DM pins are initially biased at 2.7V, with a  $30k\Omega$  internal resistance.

The IC operates in DCP mode when the DP or DM pin is outside of the 2.1V to 2.9V range for 10ms. The 2.7V reference is disconnected, and DP and DM are tied together via a  $100\Omega$  resistor.

If DP is less than 0.35V for 2s in DCP mode, then the IC returns to nonstandard adapter mode with a DP/DM biased at 2.7V.

#### Series Interface

The IC uses an I<sup>2</sup>C interface for setting the charging parameters and device status reporting. The I<sup>2</sup>C is a two-wire serial interface with two bus lines: a serial data line (SDA) and serial clock line (SCL). Both SDA and SCL are open drains that must be connected to the positive supply voltage via a pull-up resistor.

The IC operates as a slave device, receiving control inputs from the master device (e.g. a micro-controller). SCL is driven by the master device. The I<sup>2</sup>C interface supports both standard mode (up to 100 kbit/s) and fast mode (up to 400 kbit/s).

All transactions begin with a start (S) command and are terminated by a stop (P) command. The start and stop commands are generated by the master. A start command is defined as a high to low transition on SDA while SCL is high. A stop command is defined as a low to high transition on SDA while SCL is high. Figure 6 shows the start and stop commands.



Figure 6: Start and Stop Conditions

For data validity, the data on SDA must be stable during the high clock period. The SDA high and low states only change if the clock signal on SCL is low. Every byte on SDA must be 8 bits long. The number of bytes transmitted per transfer is unrestricted. Data is transferred with the most significant bit (MSB) first.



Figure 7: Bit Transfer on the I<sup>2</sup>C Bus



To signal that a byte was successfully received by the transmitter, each byte has to be followed by an acknowledge (ACK) bit generated by the receiver.

The ACK signal is defined as follows: The transmitter releases SDA during the ACK clock pulse and the receiver pulls SDA low. SDA remains low during the 9th clock's high period.

If SDA is high during the 9th clock, then the signal is defined as a not acknowledged (NACK) signal. The master then generates either a stop to abort the transfer or a repeated start to begin a new transfer.

After the start signal, a slave address is sent. This address is 7 bits long, followed by an 8th data direction bit (bit R/W). A 0 indicates a transmission (write), and a 1 indicates a request for data (read). Figure 8 shows the address arrangement.



Figure 8: 7-Bit Addressing

See Figure 9, Figure 10, Figure 11, Figure 12, and Figure 13 for detailed signal sequences.







Figure 11: Single-Read





Figure 12: Multi-Write



Figure 13: Multi-Read



# I<sup>2</sup>C REGISTER MAP

IC Address: 6Bh

| Register Name | Address | R/W | Description                                                          |  |
|---------------|---------|-----|----------------------------------------------------------------------|--|
| REG00h        | 0x00    | R/W | Input voltage regulation setting and input current limit setting.    |  |
| REG01h        | 0x01    | R/W | Charge current setting and pre-charge current setting.               |  |
| REG02h        | 0x02    | R/W | Battery regulation voltage and termination current setting.          |  |
| REG03h        | 0x03    | R/W | Boost output current limit setting and cable impedance compensation. |  |
| REG04h        | 0x04    | R/W | Boost output voltage setting and boost control.                      |  |
| REG05h        | 0x05    | R   | Status register.                                                     |  |
| REG06h        | 0x06    | R   | Fault register.                                                      |  |
| REG07h        | 0x07    | R/W | Boost no load setting and miscellaneous control.                     |  |
| REG08h        | 0x08    | R/W | JEITA control.                                                       |  |

## REG 00h

| Bit | Name      | POR | Reset by<br>REG_RST | R/W | Description                                       | Comment                                                                 |
|-----|-----------|-----|---------------------|-----|---------------------------------------------------|-------------------------------------------------------------------------|
| 7   | REG_RST   | 0   | Υ                   | R/W | 0: Keeps current setting 1: Reset                 | Resets all registers to default.<br>After reset, this bit returns to 0. |
| 6   | EN_TIMER  | 1   | Υ                   | R/W | 0: Disabled<br>1: Enabled (default)               | Enables the safety timer.                                               |
| 5   | VINMIN[2] | 1   | Υ                   | R/W | 200mV (default)                                   | Sets the input voltage dynamic                                          |
| 4   | VINMIN[1] | 0   | Υ                   | R/W | 100mV                                             | regulation.                                                             |
| 3   | VINMIN[0] | 0   | Υ                   | R/W | 50mV                                              | Offset: 4.45V<br>Range: 4.45V to 4.8V<br>Default: 4.65V (200mV)         |
| 2   | IINLIM[2] | 0   | Υ                   | R/W | 000: 100mA<br>001: 500mA (default)<br>010: 1000mA |                                                                         |
| 1   | IINLIM[1] | 0   | Υ                   | R/W | 011: 1500mA<br>100: 1800mA<br>101: 2100mA         | Sets the input current limit.                                           |
| 0   | IINLIM[0] | 1   | Υ                   | R/W | 110: 2400mA<br>111: 3000mA                        |                                                                         |



## REG 01h

| Bit | Name    | POR | Reset by<br>REG_RST | R/W | Description                         | Comment                                                                                 |  |
|-----|---------|-----|---------------------|-----|-------------------------------------|-----------------------------------------------------------------------------------------|--|
| 7   | ICC[4]  | 0   | Υ                   | R/W | 1600mA                              | Sets the charge current for the                                                         |  |
| 6   | ICC[3]  | 0   | Υ                   | R/W | 800mA                               | 10mΩ current-sense resistor.                                                            |  |
| 5   | ICC[2]  | 1   | Υ                   | R/W | 400mA                               | Offset: 500mA<br>Range: 500mA to 3.6A                                                   |  |
| 4   | ICC[1]  | 0   | Υ                   | R/W | 200mA                               | Default: 1A                                                                             |  |
| 3   | ICC[0]  | 1   | Υ                   | R/W | 100mA                               | A scaling current-sense resistor scales the setting at the same ratio.                  |  |
| 2   | EN_NTC  | 1   | Y                   | R/W | 0: Disabled<br>1: Enabled (default) |                                                                                         |  |
| 1   | IPRE[1] | 0   | Υ                   | R/W | 01: 150mA (default)                 | Sets the pre-charge current for the 10mΩ current-sense resistor.  Range: 150mA to 350mA |  |
| 0   | IPRE[0] | 1   | Υ                   | R/W | 10: 250mA<br>11: 350mA              |                                                                                         |  |

## REG 02h

| Bit | Name         | POR | Reset by<br>REG_RST | R/W | Description                                    | Comment                                                                                                                                  |  |
|-----|--------------|-----|---------------------|-----|------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------|--|
| 7   | BATT_OVP_DIS | 0   | Υ                   | R/W | 0: Enabled (default) 1: Disabled               | Enables OVP battery function.                                                                                                            |  |
| 6   | BATT_REG[2]  | 0   | Y                   | R/W | 000: 3.6V<br>001: 4.1V                         |                                                                                                                                          |  |
| 5   | BATT_REG[1]  | 1   | Y                   | R/W | 010: 4.2V (default)<br>011: 4.3V<br>100: 4.35V | Sets the charge voltage regulation.                                                                                                      |  |
| 4   | BATT_REG[0]  | 0   | Y                   | R/W | 101: 4.4V<br>110: 4.45V                        |                                                                                                                                          |  |
| 3   | JEITA_DIS    | 1   | Y                   | R/W | 0: Enabled<br>1: Disabled (default)            | Enables JEITA.  0: JEITA enabled, NTC warm/cool decreases ICC or VBATT_REG  1: JEITA disabled, NTC warm/cool only reports status and INT |  |
| 2   | ITERM[1]     | 0   | Y                   | R/W | 200mA                                          | Sets the charge termination current for the $10m\Omega$ current-sense resistor.                                                          |  |
| 1   | ITERM[0]     | 0   | Y                   | R/W | 100mA                                          | Offset: 100mA<br>Range: 100mA to 400mA                                                                                                   |  |
| 0   | CHG_EN       | 1   | Y                   | R/W | 0: Disabled<br>1: Enabled (default)            | Enables charge mode.                                                                                                                     |  |

4/28/2021



## REG 03h

| Bit | Name        | POR | Reset by<br>REG_RST | R/W | Description                        | Comment                             |
|-----|-------------|-----|---------------------|-----|------------------------------------|-------------------------------------|
| 7   | IOLIM[1]    | 1   | Y                   | R/W | 800mA                              | Sets the SYS output current         |
| 6   | IOLIM[0]    | 0   | Υ                   | R/W | 400mA                              | limit.                              |
| 5   | IOLIM[1]    | 0   | Y                   | R/W | 200mA                              | Offset: 2.1A<br>Range: 2.1A to 3.6A |
| 4   | IOLIM[0]    | 1   | Υ                   | R/W | 100mA                              | Default: 3A                         |
| 3   | RSYS_CMP[2] | 0   | Υ                   | R/W | 80mΩ                               | Sets the SYS cable voltage          |
| 2   | RSYS_CMP[1] | 1   | Υ                   | R/W | 40mΩ                               | drop compensation.                  |
| 1   | RSYS_CMP[0] | 1   | Υ                   | R/W | 20mΩ                               | Default: 60mΩ                       |
| 0   | NO_LOAD     | 0   | Y                   | R   | 0: Q2 normal load<br>1: Q2 no load |                                     |

## REG 04h

| Bit | Name         | POR | Reset by<br>REG_RST | R/W | Description                                           | Comment                                                                                                                                                                                                                                                                     |
|-----|--------------|-----|---------------------|-----|-------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | VBOOST[2]    | 0   | Υ                   | R/W | -100mV                                                | Sets the PDIM pin's boost regulation voltage.                                                                                                                                                                                                                               |
| 6   | VBOOST[1]    | 1   | Y                   | R/W | -50mV                                                 | Offset: 5.2V                                                                                                                                                                                                                                                                |
| 5   | VBOOST[0]    | 0   | Y                   | R/W | 25mV                                                  | Range: 5.05V to 5.225V<br>Default: 5.15V                                                                                                                                                                                                                                    |
| 4   | BST_EN       | 0   | Υ                   | R/W | 0: Disabled (default)<br>1: Enabled                   | Enables boost mode. Boost mode can only be enabled once $V_{IN} < 2V$ .                                                                                                                                                                                                     |
| 3   | Q2_EN        | 0   | Υ                   | R/W | 0: Off (default)<br>1: On                             | Turns Q2 on.                                                                                                                                                                                                                                                                |
| 2   | SYS_DSC      | 0   | Υ                   | R/W | 0: Disabled<br>1: Enabled                             | Enables the SYS to GND discharge resistance ( $25\Omega$ ).                                                                                                                                                                                                                 |
| 1   | USB2_EN_PLUG | 1   | Υ                   | R/W | 0: Disabled<br>1: Enabled                             | Enables the USB2 plug-in detection circuit. Toggle this bit for new detection.                                                                                                                                                                                              |
| 0   | USB2_PLUG_IN | 0   | Y                   | R/W | 0: USB2 is not plugged in<br>1: USB2 plug-in detected | If SYS exceeds 90% of V <sub>BATT</sub> , then plug-in detection begins. If SYS drops to 75% of V <sub>BATT</sub> , then the USB2 plug-in signal is asserted.  Write 1 to reset this bit to 0. This bit should be cleared manually after read to enable the next detection. |



## REG 05h

| Bit | Name         | POR | Reset by<br>REG_RST | R/W | Description                                                                      | Comment                                                                                                                                                                                     |
|-----|--------------|-----|---------------------|-----|----------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | CHIP_STAT[1] | 0   | Υ                   | R   | 00: Idle<br>01: Charge mode                                                      |                                                                                                                                                                                             |
| 6   | CHIP_STAT[0] | 0   | Y                   | R   | 10: Boost mode<br>11: Power path and charge<br>mode                              |                                                                                                                                                                                             |
| 5   | CHG_STAT[1]  | 0   | Y                   | R   | 00: Not charging<br>01: Pre-charge mode                                          |                                                                                                                                                                                             |
| 4   | CHG_STAT[0]  | 0   | Y                   | R   | 10: CC or CV charge mode 11:Charge complete                                      |                                                                                                                                                                                             |
| 3   | VPPM_STAT    | 0   | Υ                   | R   | 0: Does not enter V <sub>IN_LIM</sub> loop<br>1: Enters V <sub>IN_LIM</sub> loop |                                                                                                                                                                                             |
| 2   | IPPM_STAT    | 0   | Υ                   | R   | 0: Does not enter I <sub>IN_LIM</sub> loop<br>1: Enters I <sub>IN_LIM</sub> loop |                                                                                                                                                                                             |
| 1   | USB1_PLUG_IN | 0   | Υ                   | R   | 0: USB1 is not plugged in 1: USB1 is plugged in                                  | $ \begin{array}{l} \text{If } (V_{\text{IN\_UV}}, \ V_{\text{BATT}} + V_{\text{HDRM}}) \\ < V_{\text{IN}} < V_{\text{IN\_OVP}}, \ \text{then this} \\ \text{bit is set to 1.} \end{array} $ |
| 0   | RESERVED     | 0   | Υ                   | R   |                                                                                  |                                                                                                                                                                                             |

An interrupt signal is asserted when any bit in this register changes.



## REG 06h

| Bit | Name         | POR | Reset by<br>REG_RST | R/W | Description                                             | Comment                                                                      |
|-----|--------------|-----|---------------------|-----|---------------------------------------------------------|------------------------------------------------------------------------------|
| 7   | BATT_UVLO    | 0   | Y                   | R   | 0: No Battery ULVO                                      | If V <sub>BATT</sub> is below the UVLO threshold, then this bit is set to 1. |
| ,   | BATT_UVLO    | 0   | •                   | 11  | 1: Battery UVLO                                         | Once the battery is charged again, this bit resets to 0.                     |
| 6   | SYS_SHORT    | 0   | Υ                   | R   | 0: Normal<br>1: SYS short circuit                       |                                                                              |
| 5   | BST_LMT      | 0   | Y                   | R   | 0: Normal<br>1: Boost mode works in<br>Q2 current limit |                                                                              |
| 4   | CHG_FAULT[1] | 0   | Y                   | R   | 00: Normal<br>01: USB1 UV                               |                                                                              |
| 3   | CHG_FAULT[0] | 0   | Y                   | R   | 10: USB1 OV<br>11: Safety timer expiration              |                                                                              |
| 2   | NTC_FAULT[2] | 0   | Υ                   | R   | 000: Normal                                             |                                                                              |
| 1   | NTC_FAULT[1] | 0   | Y                   | R   | 001: Warm<br>010: Cool                                  |                                                                              |
| 0   | NTC_FAULT[0] | 0   | Υ                   | R   | 011: Cold<br>100: Hot                                   |                                                                              |

An interrupt signal is asserted when any bit in this register changes.



## REG 07h

| Bit | Name          | POR | Reset by<br>REG_RST | R/W | Description                                                                                                  | Comment                                           |
|-----|---------------|-----|---------------------|-----|--------------------------------------------------------------------------------------------------------------|---------------------------------------------------|
| 7   | NOLOAD_THR[1] | 0   | Υ                   | R/W | 00: 30mA (default)                                                                                           | Sets the SYS no load                              |
| 6   | NOLOAD_THR[0] | 0   | Y                   | R/W | 01: 50mA<br>10: 75mA<br>11:100mA                                                                             | current threshold.                                |
| 5   | BATT_OVP      | 0   | Υ                   | R   | 0: Battery normal<br>1: Battery OVP                                                                          |                                                   |
| 4   | NTC_STOP      | 1   | Y                   | R/W | 0: NTC out of window, only reports in register 1: NTC out of window, suspends the charge and boost operation |                                                   |
| 3   | VIN_OVP       | 0   | Υ                   | R/W | 0: 6V<br>1: 11V                                                                                              |                                                   |
| 2   | SW_FREQ       | 0   | Υ                   | R/W | 0: 700kHz (default)<br>1: 1200kHz                                                                            |                                                   |
| 1   | BST_IPK[1]    | 1   | Y                   | R/W | 00: 5A                                                                                                       |                                                   |
| 0   | BST_IPK[0]    | 1   | Υ                   | R/W | 01: 5.5A<br>10: 6A<br>11: 6.5A (default)                                                                     | Low-side switch peak current limit in boost mode. |

## REG 08h

| Bit | Name       | POR | Reset by<br>REG_RST | R/W | Description                                                        | Comment                     |
|-----|------------|-----|---------------------|-----|--------------------------------------------------------------------|-----------------------------|
| 7   | JEITA_VSET | 1   | Υ                   | R/W | 0: VBATT_REG - 100mV<br>1: VBATT_REG - 200mV                       | Default: VBATT_FULL - 200mV |
| 6   | JEITA_ISET | 1   | Υ                   | R/W | 0: 14.3% of I <sub>CC</sub><br>1: 50% of I <sub>CC</sub> (default) |                             |
| 5   | VHOT       | 1   | Υ                   | R/W | 0: 34%<br>1: 36% (default)                                         | Sets the hot threshold.     |
| 4   | VWARM[1]   | 0   | Υ                   | R/W | 00: 44%<br>01: 40% (default)                                       | Sets the warm threshold.    |
| 3   | VWARM[0]   | 1   | Υ                   | R/W | 10: 38%<br>11: 36%                                                 | Jets the warm threshold.    |
| 2   | VCOOL[1]   | 1   | Y                   | R/W | 00: 72%<br>01: 68%                                                 | Coto the cool throughold    |
| 1   | VCOOL[0]   | 1   | Υ                   | R/W | 10: 64%<br>11: 60% (default)                                       | Sets the cool threshold.    |
| 0   | VCOLD      | 0   | Υ                   | R/W | 0: 72% (default)<br>1: 68%                                         | Sets the cold threshold.    |



## REG 0Ah (8)

| Bit | Name     | POR | Reset by<br>REG_RST | R/W | Description                                                       | Comment |
|-----|----------|-----|---------------------|-----|-------------------------------------------------------------------|---------|
| 7   | TMR      | 0   | N/A                 | N/A | 0: 20hr charge timer (default) 1: 10hr charge timer               |         |
| 6   | RESERVED | N/A | N/A                 | N/A | N/A                                                               |         |
| 5   | RESERVED | N/A | N/A                 | N/A | N/A                                                               |         |
| 4   | RESERVED | N/A | N/A                 | N/A | N/A                                                               |         |
| 3   | VPRE     | 0   | N/A                 | N/A | 0: 3V pre-charge threshold (default) 1: 2.5V pre-charge threshold |         |
| 2   | RESERVED | N/A | N/A                 | N/A | N/A                                                               |         |
| 1   | RESERVED | N/A | N/A                 | N/A | N/A                                                               |         |
| 0   | RESERVED | N/A | N/A                 | N/A | N/A                                                               |         |

#### Note

8) Register 0Ah is for OTP only and is not accessible to users.

## **OTP MAP**

| #    | Bit7  | Bit6  | Bit5        | Bit4       | Bit3    | Bit2 | Bit1 | Bit0 |
|------|-------|-------|-------------|------------|---------|------|------|------|
| 0x02 | N/A   | BAT   | ΓT_REG: 3.6 | V to 4.45V | N/A     | N/A  | N/A  | N/A  |
| 0x07 | NOLOA | D_THR | N/A         | NTC_STOP   | VIN_OVP | N/A  | N/A  | N/A  |
| 0x0A | TMR   | N/A   | N/A         | N/A        | VPRE    | N/A  | N/A  | N/A  |

## **OTP DEFAULT**

| OTP Items       | Default                                                   |  |  |
|-----------------|-----------------------------------------------------------|--|--|
| BATT_REG[2:0]   | 4.2V                                                      |  |  |
| NOLOAD_THR[1:0] | 30mA                                                      |  |  |
| NTC_STOP        | 1: NTC out of window, suspends charge and boost operation |  |  |
| VIN_OVP         | 0: VIN_OVP is 6V                                          |  |  |
| TMR             | 0: 20hr charge timer                                      |  |  |
| VPRE            | 0: 3V pre-charge threshold                                |  |  |



## APPLICATION INFORMATION

#### **NTC Function**

JEITA profile is supported for battery temperature management. For a given NTC thermistor, select an appropriate  $R_{T1}$  and  $R_{T2}$  to set the NTC window.  $R_{T1}$  can be calculated with Equation (6):

$$R_{\text{T1}} = \frac{R_{\text{NTC\_HOT}} \times R_{\text{NTC\_COLD}} \times (V_{\text{COLD}} - V_{\text{HOT}})}{V_{\text{COLD}} \times V_{\text{HOT}} \times (R_{\text{NTC\_COLD}} - R_{\text{NTC\_HOT}})} \tag{6}$$

R<sub>T2</sub> can be calculated with Equation (7):

$$R_{\text{T2}} = \frac{R_{\text{NTC\_HOT}} \times R_{\text{NTC\_COLD}} \times (V_{\text{COLD}} - V_{\text{HOT}})}{V_{\text{HOT}} \times (1 - V_{\text{COLD}}) \times R_{\text{NTC\_COLD}} - V_{\text{COLD}} \times (1 - V_{\text{HOT}}) \times R_{\text{NTC\_HOT}}} \tag{7}$$

Where  $R_{\text{NTC\_HOT}}$  is the value of the NTC resistor at the upper bound of its operating temperature range, and  $R_{\text{NTC\_COLD}}$  is its lower bound.  $V_{\text{HOT}}$  is the hot temperature threshold percentage, which can be selected as 34% or 36%.  $V_{\text{COLD}}$  is the cold temperature threshold percentage, which can be selected as 72% or 68%.

The warm temperature threshold  $(V_{WARM})$  can be calculated with Equation (8):

$$V_{WARM} = \frac{R_{T2} // R_{NTC\_WARM}}{R_{T1} + R_{T2} // R_{NTC\_WARM}}$$
(8)

The cool temperature threshold ( $V_{COOL}$ ) can be calculated with Equation (9):

$$V_{COOL} = \frac{R_{T2} // R_{NTC\_COOL}}{R_{T1} + R_{T2} // R_{NTC\_COOL}}$$
(9)

Choose the nearest warm/cool threshold in REG08h using the results from the calculations above.

If no external NTC is available, connect  $R_{T1}$  and  $R_{T2}$  to keep the voltage on NTC within the valid NTC window (e.g.  $R_{T1} = R_{T2} = 10k\Omega$ ).

#### Selecting the Inductor

Inductor selection requires a tradeoff between cost, size, and efficiency. A lower inductance value means a smaller size, but results in greater current ripple, greater magnetic hysteretic losses, and greater output capacitance. A higher inductance value benefits from lower ripple current and smaller output filter capacitors, but results in greater inductor DC resistance (DCR) loss. Table 2 shows recommended values with

which to choose an inductor.

**Table 2: Inductance Selection Guide** 

| RS1 (mΩ) | Max I <sub>CC</sub> (A) | L (µH) |
|----------|-------------------------|--------|
| 10       | 3.6                     | 1      |
| 20       | 1.8                     | 2.2    |
| 30       | 1.2                     | 3.3    |
| 50       | 0.72                    | 4.7    |

Choose an inductor that does not saturate under the worst-case load condition.

## Selecting the PMID Capacitor (C<sub>PMID</sub>)

Select C<sub>PMID</sub> based on the demand of the PMID current ripple for the mode being used.

In charge mode, C<sub>PMID</sub> acts as the input capacitor of the buck converter in charge mode. The input current ripple (I<sub>RMS\_MAX</sub>) can be calculated with Equation (10):

$$I_{\text{RMS\_MAX}} = I_{\text{CC\_MAX}} \times \frac{\sqrt{V_{\text{BATT}} \times (V_{\text{IN}} - V_{\text{BATT}})}}{V_{\text{IN}}} \quad (10)$$

In boost mode,  $C_{PMID}$  is the output capacitor of the boost converter.  $C_{PMID}$  keeps the system voltage ripple small and ensures feedback loop stability. The system current ripple ( $I_{RMS\_MAX}$ ) can be calculated with Equation (11):

$$I_{\text{RMS\_MAX}} = I_{\text{BATT}} \times \frac{\sqrt{V_{\text{BATT}} \times (V_{\text{SYS}} - V_{\text{BATT}})}}{V_{\text{SYS}}} \quad (11)$$

Select the PMID capacitors based on the ripple current temperature rise, not exceeding 10°C. For best results, use ceramic capacitors with X5R dielectrics because of their low ESR and small temperature coefficients.

#### Compensate the Current-Sense Resistor

The soldering tin has resistance. For a  $10m\Omega$  resistor soldered on the PCB, the total resistance between resistor pads is about  $11m\Omega$  to  $12m\Omega$ . One compensation method is to apply a resistor divider for the CSP/BATT pins (see Figure 14 on page 30). After the PCB is assembled, apply a 2A DC current source between SW and BATT, measure the voltage drop across the current-sense resistor on its PCB pads ( $V_{CS}$ ). Then R1 can be calculated using Equation (12):

$$R1 = \frac{V_{CS} - 2 \times RS1}{2 \times RS1} \times 10\Omega$$
 (12)





Figure 14: Current-Sense Compensation

## **PCB Layout Guidelines**

Efficient PCB layout is critical to meet specified noise, efficiency, and stability requirements. For the best results, follow the guidelines below:

- 1. Place the PMID capacitor as close as possible to PMID and PGND. The PMID capacitor should have a return to the IC's PMID and PGND pins that is as short as possible.
- 2. Connect AGND to the ground of the PMID capacitor.
- 3. Keep the switching node short.
- 4. The power pads for VIN, PMID, SYS, and PGND should be connected to as many coppers planes on the board as possible to improve thermal performance by conducting heat to the PCB.



## TYPICAL APPLICATION CIRCUIT



Figure 15: Typical Application Circuit for Power Bank

Table 3: Key BOM for Figure 15

| Qty | Ref   | Value | Description                         | Package | Manufacture |
|-----|-------|-------|-------------------------------------|---------|-------------|
| 1   | CIN   | 1µF   | Ceramic capacitor, 16V, X5R or X7R  | 0603    | Any         |
| 1   | Смір  | 10µF  | Ceramic capacitor, 16V, X5R or X7R  | 0805    | Any         |
| 2   | Csys  | 10µF  | Ceramic capacitor, 16V, X5R or X7R  | 0805    | Any         |
| 1   | Сватт | 22µF  | Ceramic capacitor, 10V, X5R or X7R  | 0805    | Any         |
| 1   | Cvcc  | 2.2µF | Ceramic capacitor, 6.3V, X5R or X7R | 0603    | Any         |
| 1   | Свѕт  | 470nF | Ceramic capacitor, 16V, X5R or X7R  | 0603    | Any         |
| 1   | L1    | 1µH   | Inductor, 1µH, low DCR              | SMD     | Any         |
| 1   | RS1   | 10mΩ  | Film resistor, 1%                   | 1206    | Any         |



## **PACKAGE INFORMATION**

## QFN-21 (3mmx3mm)





## **TOP VIEW**

**BOTTOM VIEW** 



#### **SIDE VIEW**



#### **NOTE:**

- 1) ALL DIMENSIONS ARE IN MILLIMETERS.
- 2) LEAD COPLANARITY SHALL BE 0.08 MILLIMETERS MAX.
- 3) JEDEC REFERENCE IS MO-220.
- 4) DRAWING IS NOT TO SCALE.

#### **RECOMMENDED LAND PATTERN**



## **REVISION HISTORY**

| Revision # | Revision Date | Description                                                                                                                                                                                                                        | Pages Updated |
|------------|---------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|
| 1.0        | 07/02/2019    | Initial Release                                                                                                                                                                                                                    | -             |
| 1.01       | 01/15/2020    | Updated the evaluation board part number from "EV2696A-Q-00A" to "EV2696A-Q-00B" in the Evaluation Kit EVKT-MP2696A section                                                                                                        | 3             |
| 1.02       | 07/20/2020    | Updated the IB pin I/O description  Added comment in the PMID pin description about not carrying current                                                                                                                           | 5             |
|            |               | Updated the I/O property of the IB, SCL, VRNTC, and BST pins in the Pin Functions table                                                                                                                                            | 5             |
|            |               | Changed the supply voltage range in the Recommended Operating Conditions section from "4.5V to +11V" to "4V to 11V" for consistency                                                                                                | 6             |
|            |               | Changed IN OVP symbol in the Electrical Characteristics table from "V <sub>IN_OV</sub> " to "V <sub>IN_OVP</sub> " for consistency                                                                                                 | 9             |
|            |               | Updated graphs titles                                                                                                                                                                                                              | 11–12         |
| 1.1        | 04/28/2021    | Changed "V <sub>IN_OV</sub> " to "V <sub>IN_OVP</sub> " for consistency; added abbreviation for battery voltage (V <sub>BATT</sub> ); updated the ICC default value in Table 1; updated descriptions for Equation 1 and Equation 2 | 16            |
|            |               | Updated the Safety Timer section; added abbreviation for interrupt (INT)                                                                                                                                                           | 17            |
|            |               | Updated description for Equation 3                                                                                                                                                                                                 | 18            |
|            |               | Updated descriptions for Equation 4 and Equation 5                                                                                                                                                                                 | 19            |
|            |               | Updated I <sup>2</sup> C sections                                                                                                                                                                                                  | 18–21         |
|            |               | Updated I <sup>2</sup> C Register Map section                                                                                                                                                                                      | 22–28         |
|            |               | Updated descriptions for Equations 6 through 12                                                                                                                                                                                    | 29            |
|            |               | Updated Package Information                                                                                                                                                                                                        | 32            |
|            |               | Formatting updates and clerical updates; like updated Figure numbers; changed "current-sensing" to "current-sense"; changed "adaptor" to "adapter"                                                                                 | All           |

**Notice:** The information in this document is subject to change without notice. Please contact MPS for current specifications. Users should warrant and guarantee that third-party Intellectual Property rights are not infringed upon when integrating MPS products into any application. MPS will not assume any legal responsibility for any said applications.