













TPS27082L SLVSBR5C - DECEMBER 2012-REVISED JUNE 2015

# TPS27082L 1.2-V to 8-V, 3-A PFET Load Switch With Configurable Slew Rate, Fast **Transient Isolation and Hysteretic Control**

# **Features**

- Low ON-Resistance, High Current PFET
  - $R_{ON} = 32 \text{ m}\Omega$  (Typical) at  $V_{GS} = -4.5 \text{ V}$
  - $R_{ON} = 44 \text{ m}\Omega$  (Typical) at  $V_{GS} = -3.0 \text{ V}$
  - R<sub>ON</sub> = 85 mΩ (Typical) at V<sub>GS</sub> = -1.8 V
  - $R_{ON} = 97 \text{ m}\Omega$  (Typical) at  $V_{GS} = -1.5 \text{ V}$
  - $R_{ON} = 155 \text{ m}\Omega$  (Typical) at  $V_{GS} = -1.2 \text{ V}$
- Configurable Turn-ON and Turn-OFF Slew Rate
  - 10-us Default Minimum Output Rise Time at VIN=5 V
- Configurable Turnon and Turnoff Slew Rate
- Supports a Wide Range of VIN 1.2 V Up to 8 V
- Excellent OFF Isolation Even Under Fast Input **Transients**
- 1.0V up to 8V NMOS Control Logic Interface With Configurable Hystersis
- Fully Protected Against ESD (All Pins)
  - HBM 2000 V, CDM 500 V
- Very Low ON-state Quiescent Current (Down to
- Very Low OFF-state Leakage Current (Typical
- Available in 2.9 mm × 1.6 mm x 0.75mm SOT-23 (DDC) Package

# 2 Applications

- High-Side Load Switches
- Inrush-current Controls
- Power Sequencing and Controls
- Stand-by Power Isolation
- Portable Power Switches

# 3 Description

The TPS27082L IC is a high-side load switch that integrates a Power PFET and a control circuit in a tiny TSOT-23 package. TPS27082L requires very low ON-state quiescent current and offers very low OFFstate leakage thus optimizing system power efficiency.

TPS27082L ON/OFF logic interface hysteresis, thus providing a robust logic interface even under very noisy operating conditions. ON/OFF interface supports TPS27082L interfacing to low voltage GPIOs down to 1 V. The TPS27082L level shifts ON/OFF logic signal to VIN levels without requiring an external level shifter.

TPS27082L features a novel OFF isolation circuit that prevents PMOS from turning ON in applications that may have fast transients, at the VIN pin when the load switch is in the OFF-state.

# Device Information<sup>(1)</sup>

| PART NUMBER | PACKAGE | BODY SIZE (NOM)   |
|-------------|---------|-------------------|
| TPS27082DDC | SOT (6) | 2.90 mm × 1.60 mm |

(1) For all available packages, see the orderable addendum at the end of the data sheet.

# Simplified Schematic





### **Table of Contents**

| 1 | Features 1                           | 7.4 Device Functional Modes             |      |
|---|--------------------------------------|-----------------------------------------|------|
| 2 | Applications 1                       | 8 Application and Implementation        | . 10 |
| 3 | Description 1                        | 8.1 Application Information             | . 10 |
| 4 | Revision History2                    | 8.2 Typical Application                 | . 10 |
| 5 | Pin Configuration and Functions3     | 8.3 System Examples                     | . 13 |
| 6 | Specifications4                      | 9 Power Supply Recommendations          | . 10 |
| • | 6.1 Absolute Maximum Ratings 4       | 10 Layout                               | . 10 |
|   | 6.2 ESD Ratings                      | 10.1 Layout Guidelines                  | . 16 |
|   | 6.3 Recommended Operating Conditions | 10.2 Layout Example                     | . 16 |
|   | 6.4 Thermal Information              | 10.3 Thermal Considerations             | . 1  |
|   | 6.5 Electrical Characteristics       | 11 Device and Documentation Support     | . 18 |
|   | 6.6 Dissipation Ratings              | 11.1 Community Resources                | 18   |
|   | 6.7 Typical Characteristics          | 11.2 Trademarks                         | . 18 |
| 7 | Detailed Description9                | 11.3 Electrostatic Discharge Caution    | 18   |
|   | 7.1 Overview 9                       | 11.4 Glossary                           | . 18 |
|   | 7.2 Functional Block Diagram         | 12 Mechanical, Packaging, and Orderable |      |
|   | 7.3 Feature Description              | Information                             | . 18 |

# 4 Revision History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

# Changes from Revision B (September 2013) to Revision C

**Page** 

Added Pin Configuration and Functions section, Storage Conditions table, ESD Ratings table, Feature Description section, Device Functional Modes, Application and Implementation section, Power Supply Recommendations section, Layout section, Device and Documentation Support section, and Mechanical, Packaging, and Orderable Information section

#### Changes from Revision A (April 2013) to Revision B

Page

Removed Ordering Information table.
 Fixed UNIT typo for ON/OFF input logic hysteresis PARAMETER.

# Changes from Original (December 2012) to Revision A

Page

Submit Documentation Feedback

Copyright © 2012–2015, Texas Instruments Incorporated



# 5 Pin Configuration and Functions



**Pin Functions** 

| PI     | N   | I/O      | DESCRIPTION                                                                                                  |  |  |  |
|--------|-----|----------|--------------------------------------------------------------------------------------------------------------|--|--|--|
| NAME   | NO. | 1/0      | DESCRIPTION                                                                                                  |  |  |  |
| GND    | 1   | I        | Connect to the system GND                                                                                    |  |  |  |
| VOUT   | 2   | 0        | Drain Terminal of Power PFET (Q1) – If required, connect a slew control capacitor between pins VOUT          |  |  |  |
| 3      |     | and R1/C |                                                                                                              |  |  |  |
| VIN    | 4   | I        | Source Terminal of Power PFET (Q1) – connect a pull-up resistor between the pins VIN and R1/C1               |  |  |  |
| ON/OFF | 5   | I        | Active high enable – when driven with a high impedance driver, connect an external pull down resistor to GND |  |  |  |
| R1/C1  | 6   | I        | Gate Terminal of Power PFET (Q1)                                                                             |  |  |  |



# 6 Specifications

# 6.1 Absolute Maximum Ratings

Specified at  $T_J = -40$ °C to 125°C (unless otherwise noted)<sup>(1)(2)(3)</sup>

|                            |                                                                           |                                       | MIN  | MAX                | UNIT |
|----------------------------|---------------------------------------------------------------------------|---------------------------------------|------|--------------------|------|
| $VIN_{max}$ , $VOUT_{max}$ | VIN, VOUT pin maximum voltage with respect to GN                          | ND pin                                | -0.1 | 8                  | V    |
| V <sub>ON/OFF</sub>        | ON/OFF control voltage                                                    |                                       | -0.3 | 8                  | V    |
|                            | Max continuous drain current of Q1                                        |                                       | 3    | Α                  |      |
| I <sub>Q1-ON</sub>         | Max pulsed drain current of Q1 (4)                                        |                                       | 9.5  | A                  |      |
| $P_D$                      | Max power dissipation at $T_A = 25^{\circ}C$ , $T_J = 150^{\circ}C^{(4)}$ | 6 Pin-TSOT, R <sub>0JA</sub> =105°C/W |      | 1190               | mW   |
| T <sub>A</sub>             | Operating free-air ambient temperature                                    |                                       | -40  | 125 <sup>(5)</sup> | °C   |
| $T_{J-max}$                | Operating virtual junction temperature                                    |                                       |      | 150                | °C   |
| T <sub>stg</sub>           | Storage temperature                                                       |                                       | -65  | 150                | °C   |

<sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

- (2) Operating at the absolute  $T_{J-max}$  of 150°C can affect reliability for higher reliability it is recommended to ensure  $T_J < 125$ °C
- (3) Refer to TI's design support web page at www.ti.com/thermal for improving device thermal performance.
- 4) Pulse Width < 300μs, Duty Cycle < 2%
- (5) T<sub>J-max</sub> limits and other related conditions apply. Refer to SOA charts, Figure 8 through Figure 13

# 6.2 ESD Ratings

|                    |                         |                                                                               | VALUE | UNIT |
|--------------------|-------------------------|-------------------------------------------------------------------------------|-------|------|
|                    |                         | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001, all pins (1)              | ±2000 |      |
| V <sub>(ESD)</sub> | Electrostatic discharge | Charged device model (CDM), per JEDEC specification JESD22-C101, all pins (2) | ±500  | V    |

- (1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.
- (2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

#### 6.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)

|                |                                              | MIN | MAX | UNIT |
|----------------|----------------------------------------------|-----|-----|------|
| $V_{IN}$       | Input Voltage Range                          | 1   | 8   | V    |
| T <sub>A</sub> | Operating free-air ambient temperature range | -40 | 85  | °C   |
| TJ             | Junction Temperature                         | -40 | 105 | °C   |

#### 6.4 Thermal Information

|                        |                                              | TPS27082L |      |
|------------------------|----------------------------------------------|-----------|------|
|                        | THERMAL METRIC <sup>(1)</sup>                | DDC (SOT) | UNIT |
|                        |                                              | 6 PINS    |      |
| $R_{\theta JA}$        | Junction-to-ambient thermal resistance       | 105       | °C/W |
| R <sub>0</sub> JC(top) | Junction-to-case (top) thermal resistance    | 43        | °C/W |
| $R_{\theta JB}$        | Junction-to-board thermal resistance         | 17.8      | °C/W |
| ΨЈТ                    | Junction-to-top characterization parameter   | 6.5       | °C/W |
| ΨЈВ                    | Junction-to-board characterization parameter | 16.2      | °C/W |
| R <sub>0JC(bot)</sub>  | Junction-to-case (bottom) thermal resistance | _         | °C/W |

 For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report, SPRA953.



## 6.5 Electrical Characteristics

Full temperature range spans  $T_J = -40^{\circ}\text{C}$  to 125°C (unless otherwise noted)

|                              | PARAMETER                                            | TEST CONDITIONS                                                                                       | T <sub>A</sub> : | T <sub>A</sub> =T <sub>J</sub> = 25°C |      |     | FULL TEMP<br>RANGE <sup>(1)</sup> |       |  |
|------------------------------|------------------------------------------------------|-------------------------------------------------------------------------------------------------------|------------------|---------------------------------------|------|-----|-----------------------------------|-------|--|
|                              |                                                      |                                                                                                       | MIN              | TYP                                   | MAX  | MIN | MAX                               |       |  |
| OFF CHARA                    | CTERISTICS                                           |                                                                                                       |                  |                                       |      |     | _                                 |       |  |
| BV <sub>IN</sub>             | VIN breakdown voltage                                | $V_{ON/OFF} = 0 \text{ V}, \text{ VGS}(Q1) = 0 \text{ V}, \\ ID(Q1) = 250  \mu\text{A}$               | -8               |                                       |      | -8  |                                   | ٧     |  |
|                              | VIN pin total famuard leakage auguspt(2)             | VIN = 8 V, ON/OFF = 0 V, RL = $2.5 \Omega$                                                            |                  | 0.15                                  |      |     | 30                                |       |  |
| I <sub>FIN</sub>             | VIN pin total forward leakage current <sup>(2)</sup> | VIN = 5 V, ON/OFF = 0 V,<br>RL = $2.5 \Omega$                                                         |                  | 0.04                                  |      |     | 12                                | μА    |  |
| ON CHARAC                    | CTERISTICS(3)                                        |                                                                                                       |                  |                                       | •    |     |                                   |       |  |
| $V_{T+}$                     | Positive going ON/OFF threshold                      | VIN = 5.0 V, R1 = 125 k $\Omega^{(1)}$ , RL = 2.5 $\Omega$                                            |                  |                                       |      | 1.0 |                                   | V     |  |
| (VIH) voltage <sup>(4)</sup> |                                                      | VIN = 5.0 V, R1 = 1 M $\Omega$ , RL = 2.5 $\Omega$                                                    |                  |                                       |      | 1.0 |                                   | V     |  |
| $V_{T-}$                     | Negative going ON/OFF threshold                      | VIN = 5.0  V, ID(Q1) < 175  μA,  R1 =125 kΩ <sup>(1)</sup>                                            |                  |                                       |      |     | 400                               | mV    |  |
| (VIL) voltage <sup>(4)</sup> |                                                      | $\begin{aligned} &VIN = 5.0 \text{ V, } ID(Q1) < 175  \mu\text{A}, \\ &R1 = 1  M\Omega \end{aligned}$ |                  |                                       |      |     | 270                               | mv    |  |
| $\Delta V_{T}$               | ON/OFF input logic hysteresis (4)                    | $VIN = 5.0 \text{ V}, \text{ R1} = 125 \text{ k}\Omega^{(1)}$                                         |                  |                                       |      |     | 600                               | m\/   |  |
| $(V_{T_+} - V_{T})$          | ON/OFF input logic hysteresis**                      | VIN = 5.0 V, R1 = 1 MΩ                                                                                |                  |                                       |      |     | 730                               | mV    |  |
|                              |                                                      | $VGS_{Q1} = -4.5V$ , $ID = 3.0 A$                                                                     |                  | 32                                    | 52   |     | 64                                |       |  |
|                              |                                                      | VGS1 <sub>Q1</sub> = -3.0V, ID =2 .5 A                                                                |                  | 44                                    | 66   |     | 84                                |       |  |
| D                            | Q1 Channel ON resistance (5)                         | VGS1 <sub>Q1</sub> = -2.5V, ID = 2.5 A                                                                |                  | 50                                    | 76   |     | 92                                | mΩ    |  |
| R <sub>Q1(ON)</sub>          | Q1 Chainei ON resistance                             | VGS <sub>Q1</sub> = -1.8V, ID = 2.0 A                                                                 |                  | 82                                    | 113  |     | 147                               | 11122 |  |
|                              |                                                      | $VGS_Q1 = -1.5V$ , $ID = 1.0 A$                                                                       |                  | 97                                    | 150  |     | 173                               |       |  |
|                              |                                                      | VGS <sub>Q1</sub> = -1.2V, ID = 0.50 A                                                                |                  | 155                                   | 250  |     | 260                               |       |  |
| RGND <sub>ON</sub>           | R1/C1 pin to GND pin resistance when Q2 is ON        | V <sub>ON/OFF</sub> = 1.8 V                                                                           |                  | 12.5                                  | 14.2 |     | 14.5                              | kΩ    |  |
| Q1 DRAIN-S                   | OURCE DIODE PARAMETERS(1)(3)(6)                      |                                                                                                       |                  |                                       |      |     |                                   |       |  |
| IF <sub>SD</sub>             | Source-drain diode peak forward current              | VF <sub>SD(Q1)</sub> = 0.8V, VON/OFF = 0 V                                                            |                  | 1                                     |      |     |                                   | Α     |  |
| VF <sub>SD</sub>             | Source-drain diode forward voltage                   | IF <sub>SD(Q1)</sub> = -0.6A, VON/OFF = 0 V                                                           |                  |                                       |      |     | 1.0                               | V     |  |

- Specified by design only
- Refer to I<sub>FVIN</sub> plots for more information
- Pulse width < 300μs, Duty cycle < 2%
- Refer to charts for more information on  $V_{T_+}/V_{T_-}$  thresholds Refer to SOA charts for operating current information
- Not rated for continuous current operation

# 6.6 Dissipation Ratings

See (1)(2)(3)

| BOARD                 | PACKAGE             | R <sub>0JC</sub> | R <sub>0JA</sub> <sup>(4)</sup> | T <sub>A</sub> < 25°C | T <sub>A</sub> = 70°C | T <sub>A</sub> = 85°C | T <sub>A</sub> = 105°C | DERATING FACTOR<br>ABOVE T <sub>A</sub> = 25°C |
|-----------------------|---------------------|------------------|---------------------------------|-----------------------|-----------------------|-----------------------|------------------------|------------------------------------------------|
| High-K<br>(JEDEC 51-7 | 6-Pin TSOT<br>(DDC) | 43°C/W           | 105°C/W                         | 1190 mW               | 760 mW                | 619 mW                | 428 mW                 | 9.55 mW/°C                                     |

- Maximum dissipation values for retaining a maximum allowable device junction temperature of 150°C
- Refer to TI's design support web page at www.ti.com/thermal for improving device thermal performance Package thermal data based on a 76x114x1.6mm, 4-layer board with 2-oz Copper on outer layers
- Operating at the absolute T<sub>J-max</sub> of 150°C can affect reliability; T<sub>J</sub> ≤ 125°C is recommended



# 6.7 Typical Characteristics





# **Typical Characteristics (continued)**



# 6.7.1 PFET Q1 Minimum Safe Operating Area (SOA)

(Refer to *Dissipation Ratings* for PCB details)





# PFET Q1 Minimum Safe Operating Area (SOA) (continued)



Figure 14. ON/OFF Positive and Negative Going Threshold Voltage

VIN(V)

Submit Documentation Feedback



# 7 Detailed Description

#### 7.1 Overview

The TPS27082L IC is a high side load switch that integrates a Power PFET and its control circuit in a tiny TSOT-23 package. TPS27082L supports up to 8V supply input and up to 3A of load current. The TPS27082L can be used in a variety of applications. The device has a programmable slew rate which helps reduce or eliminate power supply droop due to large inrush currents. During shutdown, the device has very low leakage currents.

# 7.2 Functional Block Diagram



### 7.3 Feature Description

TPS27082L uses a low-voltage power PMOS transistor used as the pass element or switch between the supply and load. It also integrates an NMOS transistor to turn the PMOS on and off by interfacing with a wide range of GPIO voltages. Asserting an input voltage higher than Vih (1V) enables the PMOS switch by turning the NMOS and the NMOS driving the PMOS gate towards ground. Series resistance of 12.5 k connect at the source of NPN is integrated for TPS27082L. To control output rise time is programmed by connecting external capacitor at pin 6 of the device to design a delay time for PMOS to turn on.

# 7.4 Device Functional Modes

# 7.4.1 ON/OFF

When Vin > about 1 V and V(ON/OFF) > 1 V, the switch will turn on and Vout ≈ Vin.

When Vin > about 1 V and V(ON/OFF) < 1 V, the switch will turn off and Vout  $\neq$  Vin.

#### 7.4.2 Fastest Output Rise Time

Whenever it is desired to achieve the fastest output rise time, do not put a capacitor between Vout (Pins 2 and 3) and R1/C1 (pin 6).

#### 7.4.3 Controlled Output Rise Time

Whenever it is desired to control the output rise time, tie pin 1 (R2) to a resistance (R2) and put a capacitor (C1) between Vout (Pins 2 and 3) and R1/C1 (pin 6).

# 8 Application and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

# 8.1 Application Information

The TPS27082L IC is a high side load switch that integrates a Power PFET and a Control NMOS in a tiny package. The TPS27082L internal components are rated for up to 8V supply and support up to 3A of load current.

# 8.2 Typical Application

The TPS27082L can be used in a variety applications. Figure 15 shows a general application of TPS27082L to control the load inrush current. This section will highlight some of the design considerations when implementing this device in various applications.



Figure 15. Typical Application Diagram

#### 8.2.1 Design Requirements

Add an external pullup resistor R1 between VIN and R1/C1 to control the ON-resistance of the load switch. Guidelines for sizing R1 can be found in *Configuring Q1 ON-Resistance*. In addition, TI recommends an output capacitor at VOUT to minimize the impact of inrush current from instantaneous switching. See *Configuring Turnon Slew Rate* for details regarding capacitor sizing.

### 8.2.2 Detailed Design Procedure

#### 8.2.2.1 Configuring Q1 ON-Resistance

 $V_{GS-Q1}$ , Gate-Source voltage, of PMOS transistor Q1 sets its ON-resistance  $R_{Q1(ON)}$ . Connecting a high value pull up resistor R1 maximizes ON-state  $V_{GS-Q1}$  and thus minimizes the VIN to VOUT voltage drop. Use the following equation for calculating  $V_{GS-Q1}$ :

$$VGS_{Q1} = -VIN \times \frac{R1}{R1 + 12.5 \text{ k}\Omega}V$$
(1)

For example, R1= 125 k $\Omega$ , VIN = 5 V sets VGS $_{\Omega 1}$  = -4.5 V



# **Typical Application (continued)**

#### **NOTE**

It is recommended to keep R1  $\geq$  125 k $\Omega$ . Higher value resistor R1 reduces ON-state quiescent current, increases turn-OFF delay, while reducing ON/OFF negative going threshold voltage  $V_{T-}$ .

### 8.2.2.2 Configuring Turnon Slew Rate

Switching a large capacitive load CL instantaneously results in a load inrush current given by the following equation:

$$I_{inrush} = C_{load} \times \frac{dv}{dt} = C_{load} \times \frac{VOUT_{final} - VOUT_{initial}}{Vout Slew Rate}$$
(2)

An uncontrolled fast rising ON/OFF logic input may result in a high slew rate (dv/dt)at the output thus leading to a higher load inrush current. To control the inrush current connect a capacitor C1 as shown in the Figure 15. Use the following approximate empirical equation to configure the TPS27082L slew rate to a specific value.

$$t_{rise} = \frac{50 \times 10^3 \times C1}{VIN^{2/3}} \text{ sec}$$

where

 T<sub>rise</sub> is the time delta starting from the ON/OFF signal's rising edge to charge up the load capacitor CL from 10% to 90% of VIN voltage

|                             | •      |                                      |                       | •     |       |  |  |  |  |  |
|-----------------------------|--------|--------------------------------------|-----------------------|-------|-------|--|--|--|--|--|
| t <sub>rise</sub><br>(μSec) |        |                                      | C1 (F)<br>R1 = 125 kΩ |       |       |  |  |  |  |  |
| (Typical)                   | VIN=7V | VIN=7V VIN=5V VIN=3.3V VIN=1.8V VIN= |                       |       |       |  |  |  |  |  |
| 5                           | 0      | 0                                    | 0                     | 0     | 0     |  |  |  |  |  |
| 50                          | 3.46n  | 2.77n                                | 2.10n                 | 1.41n | 1.08n |  |  |  |  |  |
| 100                         | 6.91n  | 5.54n                                | 4.21n                 | 2.82n | 2.16n |  |  |  |  |  |
| 250                         | 17.3n  | 13.8n                                | 10.5n                 | 7.05n | 5.40n |  |  |  |  |  |
| 470                         | 32.5n  | 26.0n                                | 19.8n                 | 13.3n | 10.1n |  |  |  |  |  |
| 1000                        | 69.1n  | 55.4n                                | 42.1n                 | 28.2n | 21.6n |  |  |  |  |  |

Table 1. Capacitor C1 Selection for Standard Output Rise Time

#### NOTE

The  $t_{rise}$  equation and the capacitor C1 values recommended in the table above are under typical conditions and are accurate to within  $\pm 20\%$ . Ensure R1 >  $125k\Omega$ ; and select a closest standard valued capacitor C1.

### 8.2.2.3 Configuring Turnoff Delay

TPS27082L PMOS turnoff delay from the falling edge of ON/OFF logic signal depends upon the component values of resistor R1 and capacitor C1. Lower values of resistor R1 ensures quicker turnoff.

$$t_{\text{off}} > (R1 \times C1 \text{ sec})$$
 (4)

# 8.2.2.4 OFF Isolation Under VIN Transients

TPS27082L architecture helps isolate fast transients at the VIN when PFET is in the OFF state. Best transient isolation is achieved when an external capacitor C1 is not connected across VOUT and R1/C1 pins. When a capacitor C1 is present the VIN to VOUT coupling is capacitive and is set by the C1 to CL capacitance ratio. TPS27082L architecture prevents direct conduction through PFET.



#### 8.2.2.5 Low Voltage ON/OFF Interface

To turn on the load switch apply a voltage > 1.0 V at the ON/OFF pin. The TPS27082L features hysteresis at its ON/OFF input. The turnon and turnoff thresholds are dependent upon the value of resistor R1. Refer to the *Electrical Characteristics* table and Figure 14 for details on the positive and negative going ON/OFF thresholds.

In applications where ON/OFF signal is not available connect ON/OFF pin to the VIN pin. The TPS27082L will turn ON and OFF in sync with the input supply connected to VIN.

# 8.2.2.6 On-Chip Power Dissipation

Use below approximate equation to calculate TPS27082L's on-chip power dissipation P<sub>D</sub>:

$$PD = ID_{Q1}^2 \times R_{Q1(ON)}$$

where

ID<sub>Q1</sub> is the DC current flowing through the transistor Q1

(5)

Refer to *Electrical Characteristics* table and the Figure 1 through Figure 7 to estimate  $R_{Q1(ON)}$  for various values of VGSQ1.

**Note:** MOS switches can get extremely hot when operated in saturation region. As a general guideline, to avoid transistors Q1 going into saturation region set VGS > VDS + 1.0 V. E.g. VGS > 1.5 V and VDS < 200mV ensures switching region.

# 8.2.3 Application Curve



Figure 16. VIN Pin Leakage Current

2 Submit Documentation Feedback

Copyright © 2012–2015, Texas Instruments Incorporated



# 8.3 System Examples

#### 8.3.1 TFT LCD Module Inrush Current Control



Figure 17. Inrush Current Control Using TPS27082L

LCD panels require inrush current control to prevent permanent system damages during turn-ON and turn-OFF events.

# 8.3.2 Standby Power Isolation



Figure 18. Boost

Many applications have some always ON modules to support various core functions. However, some modules are selectively powered ON or OFF to save power and multiplexing of various on board resources. Such modules that are selectively turned ON or OFF require standby power generation. In such applications TPS27082L requires only a single pull-up resistor. In this configuration the VOUT voltage rise time is approximately 250ns when VIN = 5V.

#### 8.3.3 Boost Regulator With True Shutdown



Figure 19. True Shutdown Using TPS27082L



# **System Examples (continued)**

The most common boost regulator topology provides a current leakage path through inductor and diode into the feedback resistor even when the regulator is shut down. Adding a TPS27082L in the input side power path prevents this leakage current and thus providing a true shutdown.

### 8.3.4 Single Module Multiple Power Supply Sequencing



Figure 20. Power Sequencing Using TPS27082L, Example 1

Most modern SOCs and CPUs require multiple voltage inputs for its Analog, Digital cores and IO interfaces. These ICs require that these supplies be applied simultaneously or in a certain sequence. TPS27082L when configured, as shown in Figure 20, with the VOUT1 rise time adjusted appropriately through resistor R2 and capacitor C1, will delay the early arriving LDO output to match up with late arriving DC-DC output and thus achieving power sequencing.

#### 8.3.5 Multiple Modules Interdependent Power Supply Sequencing



Figure 21. Power Sequencing Using TPS27082L, Example 2

For system integrity reasons a certain power sequencing may be required among various modules. As shown in Figure 21, Module 2 will power up only after Module 1 is powered up and the Module 1 GPIO output is enabled to turn ON Module 2. TPS27082L when used as shown in Figure 21 will not only sequence the Module 2 power, but also it will help prevent inrush current into the power path of Module 1 and 2.



# **System Examples (continued)**

# 8.3.6 Multiple Modules Interdependent Supply Sequencing Without a GPIO Input



Figure 22. Power Sequencing using TPS27082L, Example 3

When a GPIO signal is not available connecting the ON/OFF pin of TPS27082 connected to Module 2 will power up Module 2 after Module 1, when resistor R4 and capacitor C1 are chosen appropriately. The two TPS27082L in this configuration will also control load inrush current.



# 9 Power Supply Recommendations

The device is designed to operate from a VIN range of 1.0 V to 8.0 V. This supply must be well regulated and placed as close to the device terminal as possible with the recommended 1- $\mu$ F bypass capacitor. If the supply is located more than a few inches from the device terminals, additional bulk capacitance may be required in addition to the ceramic bypass capacitors. If additional bulk capacitance is required, an electrolytic, tantalum, or ceramic capacitor of 1  $\mu$ F may be sufficient.

# 10 Layout

# 10.1 Layout Guidelines

For best operational performance of the device, use good PCB layout practices, including:

- VIN and VOUT traces should be as short and wide as possible to accommodate for high current.
- The VIN pin should be bypassed to ground with low ESR ceramic bypass capacitors. The typical recommended bypass capacitance is 1-µF ceramic with X5R or X7R dielectric. This capacitor should be placed as close to the device pins as possible.
- The VOUT pin should be bypassed to ground with low ESR ceramic bypass capacitors. The typical recommended bypass capacitance is one-tenth of the VIN bypass capacitor of X5R or X7R dielectric rating. This capacitor should be placed as close to the device pins as possible.

### 10.2 Layout Example



Figure 23. Layout Diagram



#### 10.3 Thermal Considerations

For higher reliability it is recommended to limit TPS27082L IC's die junction temperature to less than 125°C. The IC junction temperature is directly proportional to the on-chip power dissipation. Use the following equation to calculate maximum on-chip power dissipation to restrict the die junction temperature target to safe limits:

$$PD_{(MAX)} = \frac{\left(T_{J(MAX)} - T_{A}\right)}{\theta_{JA}}$$

where

- $T_{J(MAX)}$  is the target maximum junction temperature,
- T<sub>A</sub> is the operating ambient temperature,
- and R<sub>θJA</sub> is the package junction to ambient thermal resistance.

#### (6)

# 10.3.1 Improving Package Thermal Performance

The package  $R_{\theta JA}$  value under standard conditions on a High-K board is available in *Dissipation Ratings*.  $R_{\theta JA}$  value depends upon the PCB layout. An external heat sink and/or a cooling mechanism like a cold air fan can help reduce  $R_{\theta JA}$  and thus improving device thermal capability. Refer to TI's design support web page at www.ti.com/thermal for a general guidance on improving device thermal performance.



# 11 Device and Documentation Support

### 11.1 Community Resources

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Lise

TI E2E™ Online Community *TI's Engineer-to-Engineer (E2E) Community.* Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**Design Support** *TI's Design Support* Quickly find helpful E2E forums along with design support tools and contact information for technical support.

#### 11.2 Trademarks

E2E is a trademark of Texas Instruments.

All other trademarks are the property of their respective owners.

# 11.3 Electrostatic Discharge Caution



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

## 11.4 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

# 12 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

www.ti.com 20-Aug-2022

#### PACKAGING INFORMATION

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan     | Lead finish/<br>Ball material | MSL Peak Temp      | Op Temp (°C) | Device Marking (4/5) | Samples |
|------------------|--------|--------------|--------------------|------|----------------|--------------|-------------------------------|--------------------|--------------|----------------------|---------|
|                  |        |              |                    |      |                |              | (6)                           |                    |              |                      |         |
| TPS27082LDDCR    | NRND   | SOT-23-THIN  | DDC                | 6    | 3000           | RoHS & Green | SN                            | Level-1-260C-UNLIM | -40 to 125   | BUA                  |         |

(1) The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

**Green:** TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 17-Nov-2022

# TAPE AND REEL INFORMATION





| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

## QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

|   | Device        | _               | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|---|---------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| 7 | TPS27082LDDCR | SOT-23-<br>THIN | DDC                | 6 | 3000 | 180.0                    | 8.4                      | 3.2        | 3.2        | 1.4        | 4.0        | 8.0       | Q3               |

**PACKAGE MATERIALS INFORMATION** 

www.ti.com 17-Nov-2022



# \*All dimensions are nominal

|   | Device        | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |  |
|---|---------------|--------------|-----------------|------|------|-------------|------------|-------------|--|
| ı | TPS27082LDDCR | SOT-23-THIN  | DDC             | 6    | 3000 | 210.0       | 185.0      | 35.0        |  |



SMALL OUTLINE TRANSISTOR



# NOTES:

- All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
   This drawing is subject to change without notice.
   Reference JEDEC MO-193.



SMALL OUTLINE TRANSISTOR



NOTES: (continued)

- 4. Publication IPC-7351 may have alternate designs.
- 5. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



SMALL OUTLINE TRANSISTOR



NOTES: (continued)

- 6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

  7. Board assembly site may have different recommendations for stencil design.



# IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2022, Texas Instruments Incorporated