SOCS040A - MARCH 1994 - REVISED NOVEMBER 1994

- **TTL-Compatible Inputs**
- **CCD-Compatible Outputs**
- **Adjustable Clock Levels**
- **High-Speed Clear**
- Serial-Gate Midlevel for CDS Operation
- Solid-State Reliability

### description

The TMC57253 is a monolithic CMOS integrated circuit designed to drive image-area gates (IAG1, IAG2), antiblooming gate (ABG), storage-area gate (SAG), and serial-register gate (SRG) of the Texas Instruments (TI™) TC255 CCD image sensor. The TMC57253 interfaces the CCD image sensor to the TI TMC57751 ASIC or user-defined timing generator; it receives TTL-input signals from the timing generator and outputs levelshifted signals to the image sensor.

ABOUT follows ABIN and ABMIN and switches between  $V_{ABL}$ ,  $V_{AB}$ , and  $V_{ABM}$ . IA1OUT and IA20UT follow IA1IN and IA2IN, respectively, and switch between GND and VIA. The SAOUT output follows the SAIN and switches GND and V<sub>S</sub>. SROUT follows SRIN and SRMIN and switches between GND, V<sub>SM</sub>, and V<sub>S</sub>.

The TMC57253 is available in a 24-pin HSOP-B surface-mount package and is characterized for operation from -20°C to 45°C.









This device contains circuits to protect its inputs and outputs against damage due to high static voltages or electrostatic fields. These circuits have been qualified to protect this device against electrostatic discharges (ESD) of up to 2 kV according to MIL-STD-883C, Method 3015; however, it is advised that precautions be taken to avoid application of any voltage higher than maximum-rated voltages to these high-impedance circuits. During storage or handling, the device leads should be shorted together or the device should be placed in conductive foam. In a circuit, unused inputs should always be connected to an appropriated logic voltage level, preferably either V<sub>CC</sub> or ground. Specific guidelines for handling devices of this type are contained in the publication Guidelines for Handling Electrostatic-Discharge-Sensitive (ESDS) Devices and Assemblies available from Texas Instruments.

TI is a trademark of Texas Instruments Incorporated.

PRODUCTION DATA information is current as of publication date. Products conform to specifications per the terms of Texas Instruments standard warranty. Production processing does not necessarily include testing of all parameters.

| TERMINAL         |                  | 1/0 | DESCRIPTION                            |  |  |
|------------------|------------------|-----|----------------------------------------|--|--|
| NAME             |                  |     |                                        |  |  |
| ABIN             | 5                | I   | Antiblooming input                     |  |  |
| ABMIN            | 6                | I   | Antiblooming midlevel input            |  |  |
| ABOUT            | 23               | 0   | Antiblooming output                    |  |  |
| EN               | 4                | I   | Enable control input                   |  |  |
| GND              | 3, 12, 17,<br>21 |     | Ground                                 |  |  |
| IA1IN            | 7                | Ι   | Image area 1 input                     |  |  |
| IA1OUT           | 20               | 0   | Image area 1 output                    |  |  |
| IA2IN            | 8                | I   | Image area 2 input                     |  |  |
| IA2OUT           | 18               | 0   | Image area 2 output                    |  |  |
| SAIN             | 9                | I   | Storage area input                     |  |  |
| SAOUT            | 16               | 0   | Storage area output                    |  |  |
| SRIN             | 10               | I   | Serial register input                  |  |  |
| SRMIN            | 11               | I   | Serial register mid input              |  |  |
| SROUT            | 14               | 0   | Serial register output                 |  |  |
| V <sub>AB</sub>  | 1                |     | High-level antiblooming supply voltage |  |  |
| VABL             | 22               |     | Low-level antiblooming supply voltage  |  |  |
| V <sub>ABM</sub> | 24               |     | Midlevel antiblooming supply voltage   |  |  |
| V <sub>CC</sub>  | 2                |     | Supply voltage                         |  |  |
| VIA              | 19               |     | Image supply voltage                   |  |  |
| ٧ <sub>S</sub>   | 15               |     | Serial and storage-gate supply voltage |  |  |
| VSM              | 13               |     | Midlevel serial-gate supply voltage    |  |  |

## **Terminal Functions**



SOCS040A - MARCH 1994 - REVISED NOVEMBER 1994





### absolute maximum ratings over operating free-air temperature range (unless otherwise noted)<sup>†</sup>

| Supply voltage range, V <sub>CC</sub> (see Note 1)                     | V |
|------------------------------------------------------------------------|---|
| Continuous total power dissipation at (or below) $T_A = 25^{\circ}C$ : |   |
| Unmounted device (see Figure 1) 1990 mW                                | V |
| Mounted device (see Figure 1) 2754 mW                                  | V |
| Operating free-air temperature range, T <sub>A</sub> –20°C to 45°C     | 2 |
| Storage temperature range, T <sub>STG</sub>                            | 2 |
| Lead temperature: 1,6 mm (1/16 inch) from case for 10 seconds 260°C    | С |
| 1,6 mm (1/16 inch) from case for 3 seconds                             | 2 |

<sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

POWER DISSIPATION

NOTE 1: All voltages are with respect to GND.



NOTE A: The mounted-device derating curve of Figure 1 is obtained under the following conditions: The board is 50 mm by 50 mm by 1.6 mm thick.

The board material is glass epoxy.

The copper thickness of all the etch runs is 35 microns.

Etch-run dimensions – All twenty etch runs are 0.4 mm by 22 mm.

Each chip is soldered to the board.

An aluminum cooling fin 10 mm by 10 mm by 1 mm thick is coupled to the chip with thermal paste.

Figure 1



## recommended operating conditions

|                                                      |                             | MIN | NOM | MAX  | UNIT |
|------------------------------------------------------|-----------------------------|-----|-----|------|------|
| Supply voltage, V <sub>CC</sub>                      |                             | 4.5 | 5   | 5.5  | V    |
| Antiblooming supply voltage, VAB                     |                             | 8   |     | 18   | V    |
| Low-level antiblooming supply voltage, VABL          |                             |     |     | 3    | V    |
| Midlevel antiblooming supply voltage, VABM           |                             | 3   |     | 10   | V    |
| Image-gate supply voltage, VIA                       |                             |     |     | 14   | V    |
| Serial and storage-gate supply voltage, $V_S$        |                             |     |     | 14   | V    |
| Serial-gate midlevel supply voltage, V <sub>SM</sub> |                             |     |     | 7    | V    |
| High-level input voltage, VIH                        |                             |     |     |      | V    |
| Low-level input voltage, VIL                         |                             |     | 0.9 | V    |      |
|                                                      | IA1OUT, IA2OUT (fast clear) |     |     | 25   | MHz  |
|                                                      | IA1OUT, IA2OUT (transfer)   |     |     | 12.5 | MHz  |
| Frequency, f <sub>clock</sub>                        | SAOUT (transfer)            |     |     | 12.5 | MHz  |
|                                                      | ABOUT                       |     |     | 12.5 | MHz  |
|                                                      | SROUT                       |     |     | 12.5 | MHz  |
|                                                      | IA1OUT, IA2OUT, SAOUT       |     | 1%  |      |      |
| Drive mode (on ratio)                                | ABOUT                       |     | 23% |      |      |
|                                                      | SROUT                       |     | 85% |      |      |
| Operating free-air temperature, T <sub>A</sub>       |                             |     |     | 45   | °C   |

# electrical characteristics over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

| PARAMETER        |                                         |                             | TEST CONDITIONS                                                                      |                                                                            | MIN | ТҮР | MAX | UNIT |
|------------------|-----------------------------------------|-----------------------------|--------------------------------------------------------------------------------------|----------------------------------------------------------------------------|-----|-----|-----|------|
| VOH              | H High-level output voltage             |                             | I <sub>OH</sub> = 0.5 mA                                                             |                                                                            |     | 12  |     | V    |
| VOL              | Low-level output voltage                |                             | IOT = 0                                                                              |                                                                            |     | 0   |     | V    |
| Iн               | High-level input current                |                             | V <sub>IH</sub> = 5 V                                                                |                                                                            |     |     | ±10 | μΑ   |
| IIL              | Low-level input current                 |                             | $V_{IL} = 0$                                                                         |                                                                            |     |     | ±10 | μΑ   |
| ICC              |                                         |                             | V <sub>CC</sub> = 5 V                                                                |                                                                            |     | 0.1 |     | mA   |
| IIA              |                                         |                             | V <sub>IA</sub> = 12 V                                                               |                                                                            |     | 5   |     | mA   |
| I <sub>AB</sub>  | Antiblooming supply current             |                             |                                                                                      |                                                                            |     | 15  |     | mA   |
| IABL             |                                         |                             | V <sub>AB</sub> = 12 V                                                               |                                                                            |     | 15  |     | mA   |
| IABM             |                                         |                             |                                                                                      |                                                                            |     | 0.5 |     | mA   |
| ISM              | ISM Midlevel serial-gate supply current |                             | V <sub>S</sub> = 12 V                                                                |                                                                            |     | 2   |     | mA   |
| IS               | Serial-gate supply current              |                             |                                                                                      |                                                                            |     | 2   |     | mA   |
|                  | Output resistance                       | IA1OUT,<br>IA2OUT,<br>SAOUT | I <sub>O</sub> = 10 mA,<br>V <sub>I</sub> = V <sub>CC</sub> , GND                    | V <sub>IA</sub> = 8 V                                                      |     | 5   |     |      |
| r <sub>o</sub> ( |                                         | ABOUT                       | $I_{O} = 10 \text{ mA},$<br>$V_{SM} = 4 \text{ V},$<br>$V_{I} = V_{CC}, \text{ GND}$ | V <sub>AB</sub> = 8 V,<br>V <sub>ABM</sub> = 4 V<br>V <sub>ABL</sub> = 0 V |     | 10  |     | Ω    |
|                  |                                         | SROUT                       | I <sub>O</sub> = 10 mA,<br>V <sub>SM</sub> = 4 V,                                    | V <sub>S</sub> = 8 V,<br>V <sub>I</sub> = V <sub>CC</sub> , GND            |     | 50  |     |      |



switching characteristics for ABOUT, IA1OUT, IA2OUT, SAOUT, and SROUT,  $V_{AB} = 13$  V,  $V_{ABI} = 1.5$  V, $V_{ABM} = 6.5$  V,  $V_{IA} = 11$  V,  $V_{SM} = 5$  V,  $V_S = 11$  V,  $T_A = 25^{\circ}C$  (unless otherwise noted)<sup>†</sup>

|                        | PARAMETER              | FROM<br>(INPUT) | TO<br>(OUTPUT) | TEST CONDITIONS                       | MIN | MAX | UNIT |
|------------------------|------------------------|-----------------|----------------|---------------------------------------|-----|-----|------|
| <sup>t</sup> pd        |                        | IA1IN           | IA1OUT         | See Figure 3                          |     |     |      |
|                        |                        | IA2IN           | IA2OUT         |                                       |     | 85  |      |
|                        |                        | SAIN            | SAOUT          |                                       |     |     | ns   |
|                        | Propagation delay time | SRIN            | SROUT          | See Figure 4                          | 40  | 80  |      |
|                        |                        | SRMIN           |                |                                       |     |     |      |
|                        |                        | ABIN            | ABOUT          |                                       |     | 90  |      |
|                        |                        | ABMIN           | ABOUT          | See Figure 5                          |     | 90  |      |
| tp <sub>LZ</sub> Disal |                        | EN              | IA1OUT         | See Figure 6                          |     |     |      |
|                        |                        |                 | IA2OUT         |                                       |     |     |      |
|                        | Disable time           |                 | SAOUT          |                                       |     | 1   | ns   |
|                        |                        |                 | SROUT          |                                       |     |     |      |
|                        |                        |                 | ABOUT          |                                       |     |     |      |
|                        |                        |                 | IA1OUT         |                                       |     |     |      |
|                        |                        |                 | IA2OUT         |                                       |     |     |      |
| <sup>t</sup> PZH       | Enable time            | EN              | SAOUT          | See Figure 6                          |     | 1   | ns   |
|                        |                        |                 | SROUT          |                                       |     |     |      |
|                        |                        |                 | ABOUT          |                                       |     |     |      |
| Duty cycle‡            |                        | IA1OUT          |                | See Figure 3, t <sub>C</sub> = 80 ns  |     |     |      |
|                        |                        | IA2OUT          |                |                                       | 40% | 60% |      |
|                        |                        | SAOUT           |                |                                       |     |     |      |
|                        |                        | ABOUT           |                | See Figure 3, t <sub>c</sub> = 160 ns | 40% | 60% |      |

<sup>†</sup> The load is a Texas Instruments TC255 CCD image sensor.

<sup>+</sup> Duty cycle = 
$$\frac{t_{WH}}{(t_{WH} + t_{WL})} \times 100$$

SOCS040A - MARCH 1994 - REVISED NOVEMBER 1994

### PARAMETER MEASUREMENT INFORMATION



Figure 2. Rise and Fall Time Requirements for Input Signals



NOTE A: t<sub>pd</sub> = t<sub>PLH</sub> or t<sub>PHL</sub>

Figure 3. Duty Cycle and Propagation Delay



 $^{\dagger}$  If SRIN and SRMIN are both high, SROUT follows SRIN. NOTE A:  $t_{pd}$  =  $t_{PLH}$  or  $t_{PHL}$ 

Figure 4. Serial-Register-Driver Waveforms



### PARAMETER MEASUREMENT INFORMATION



NOTES: A. V<sub>AB</sub> and V<sub>ABM</sub> are in a short-circuit condition if ABIN and ABMIN are held high at the same time. This short-circuit condition can destroy the device.

B.  $t_{pd} = t_{PLH} \text{ or } t_{PHL}$ 





Figure 6. Enable Waveforms



SOCS040A - MARCH 1994 - REVISED NOVEMBER 1994

### **MECHANICAL DATA**

### HSOP-B plastic small-outline package

This small-outline package consists of a circuit mounted on a lead frame and encapsulated within a plastic compound. The compound will withstand soldering temperature with no deformation, and circuit performance characteristics will remain stable when operated in high-humidity conditions. Leads require no additional cleaning or processing when used in soldered assembly.



NOTES: A. All linear dimensions are in millimeters.

B. This drawing is subject to change without notice.

C. Body dimensions do not include mold flash or protrusion.





ALL LINEAR DIMENSIONS ARE IN MILLIMETERS

Figure 7. 24-Pin/375-mil HSOP Land Design



#### **IMPORTANT NOTICE**

Texas Instruments and its subsidiaries (TI) reserve the right to make changes to their products or to discontinue any product or service without notice, and advise customers to obtain the latest version of relevant information to verify, before placing orders, that information being relied on is current and complete. All products are sold subject to the terms and conditions of sale supplied at the time of order acknowledgement, including those pertaining to warranty, patent infringement, and limitation of liability.

TI warrants performance of its semiconductor products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are utilized to the extent TI deems necessary to support this warranty. Specific testing of all parameters of each device is not necessarily performed, except those mandated by government requirements.

CERTAIN APPLICATIONS USING SEMICONDUCTOR PRODUCTS MAY INVOLVE POTENTIAL RISKS OF DEATH, PERSONAL INJURY, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE ("CRITICAL APPLICATIONS"). TI SEMICONDUCTOR PRODUCTS ARE NOT DESIGNED, AUTHORIZED, OR WARRANTED TO BE SUITABLE FOR USE IN LIFE-SUPPORT DEVICES OR SYSTEMS OR OTHER CRITICAL APPLICATIONS. INCLUSION OF TI PRODUCTS IN SUCH APPLICATIONS IS UNDERSTOOD TO BE FULLY AT THE CUSTOMER'S RISK.

In order to minimize risks associated with the customer's applications, adequate design and operating safeguards must be provided by the customer to minimize inherent or procedural hazards.

TI assumes no liability for applications assistance or customer product design. TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right of TI covering or relating to any combination, machine, or process in which such semiconductor products or services might be or are used. TI's publication of information regarding any third party's products or services does not constitute TI's approval, warranty or endorsement thereof.

Copyright © 1998, Texas Instruments Incorporated