

#### **General Description**

The MAX3982 is a single-channel, copper-cable preemphasis driver that operates from 1Gbps to 4.25Gbps. It provides compensation for copper links, such as 4.25Gbps Fibre Channel, allowing spans of up to 15m with 24AWG. The cable driver provides four selectable preemphasis levels. The input compensates for up to 10in of FR4 circuit board material at 4.25Gbps.

The MAX3982 also features SFP-compliant loss-of-signal detection with selectable sensitivity and TX\_DISABLE. Selectable output swing reduces EMI and power consumption. It is packaged in a 3mm x 3mm, 16-pin thin QFN and operates from 0°C to +85°C temperature range.

#### **Applications**

SFP Active Copper-Cable Assemblies

Backplanes

1.0625Gbps, 2.125Gbps, and 4.25Gbps Fibre Channel

1.25Gbps Ethernet

2.488Gbps STM16

InfiniBand

**PCI Express** 

#### \_Features

- Drives Up to 15m with 24AWG Cable
- Drives Up to 30in of FR4
- ♦ 0.25W Total Power with +3.3V Supply
- Selectable 1600mV<sub>P-P</sub> or 1200mV<sub>P-P</sub> Differential Output Swing
- ♦ Selectable Output Preemphasis
- Fixed Input Equalization
- Loss-of-Signal Detection with Selectable Sensitivity
- Transmit Disable

#### **Ordering Information**

| TEMP<br>RANGE | PIN-<br>PACKAGE              | PKG<br>CODE   |
|---------------|------------------------------|---------------|
| 0°C to +85°C  | 16 Thin QFN                  | T1633-4       |
| 0°C to +85°C  | 16 Thin QFN                  | T1633-4       |
|               | <b>RANGE</b><br>0°C to +85°C | RANGE PACKAGE |

+Denotes lead-free package.

Pin Configuration appears at end of data sheet.

### **Typical Application Circuit**



#### 

Maxim Integrated Products 1

For pricing, delivery, and ordering information, please contact Maxim/Dallas Direct! at 1-888-629-4642, or visit Maxim's website at www.maxim-ic.com.

#### **ABSOLUTE MAXIMUM RATINGS**

| Supply Voltage, V <sub>CC</sub>   | 0.5V to +6.0V                    |
|-----------------------------------|----------------------------------|
| Continuous CML Output Current     |                                  |
| at OUT+, OUT                      | 25mA to +25mA                    |
| Voltage at IN+, IN-, LOSLEV, LOS, |                                  |
| TX_DISABLE, PE0, PE1, OUTLEV      | 0.5V to (V <sub>CC</sub> + 0.5V) |
|                                   |                                  |

LOS Open Collector Supply Voltage with  $\geq$  4.7k $\Omega$  Pullup Resistor.....0.5V to +5.5V Continuous Power Dissipation at +85°C (derate 20.8mW/°C above +85°C).....1.35W Operating Junction Temperature Range (T<sub>J</sub>)....-55C° to +150°C Storage Ambient Temperature Range (T<sub>S</sub>)......-55C° to +150°C

Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

#### **ELECTRICAL CHARACTERISTICS**

(V<sub>CC</sub> = +3.0V to +3.6V,  $T_A = 0^{\circ}C$  to +85°C. Typical values are at  $T_A = +25^{\circ}C$  and  $V_{CC} = +3.3V$ , unless otherwise noted.)

| PARAMETER                       | SYMBOL          | CONDITIONS                                                                                         | MIN | ТҮР | MAX  | UNITS             |
|---------------------------------|-----------------|----------------------------------------------------------------------------------------------------|-----|-----|------|-------------------|
| Supply Current                  |                 | TX_DISABLE=low                                                                                     |     | 75  | 97   | mA                |
| Inrush Current                  |                 | Current beyond steady-state current                                                                |     |     | 10   | mA                |
| Power-On-Reset Delay            | <b>t</b> POR    |                                                                                                    | 1   |     | 40   | ms                |
| OPERATING CONDITIONS            |                 |                                                                                                    |     |     |      |                   |
| Supply Voltage                  | VCC             |                                                                                                    | 3.0 | 3.3 | 3.6  | V                 |
| Supply-Noise Tolerance          |                 | 1MHz ≤ f < 2GHz                                                                                    |     | 40  |      | mV <sub>P-P</sub> |
| Operating Ambient Temperature   | TA              |                                                                                                    | 0   | 25  | 85   | °C                |
| Bit Rate                        |                 | NRZ data (Note 1)                                                                                  | 1.0 |     | 4.25 | Gbps              |
| CID                             |                 | Consecutive identical digits (bits) (Note 1)                                                       |     |     | 10   | Bits              |
| CONTROL INPUTS: TX_DISABLE      | E, PE0, PE1,    | OUTLEV, LOSLEV                                                                                     |     |     |      |                   |
| Voltage, Logic High             | VIH             |                                                                                                    | 2.0 |     |      | V                 |
| Voltage, Logic Low              | VIL             |                                                                                                    |     |     | 0.8  | V                 |
| Current, Logic High             | I <sub>IH</sub> | $V_{\rm IH} = V_{\rm CC} + 0.5 V$                                                                  |     |     | -150 | μA                |
| Current, Logic Low              | ЦL              | V <sub>IL</sub> = 0.8V                                                                             |     |     | 350  | μA                |
| STATUS OUTPUT: LOS              |                 |                                                                                                    |     |     |      |                   |
| LOS Open Collector Current Sink |                 | LOS asserted                                                                                       | 0   |     | 25   | μA                |
|                                 |                 | LOS unasserted, $V_{OL} \le 0.4V$ with $4.7k\Omega$ pullup resistor, pullup supply = 5.5V          | 1.0 |     |      | mA                |
|                                 |                 | $V_{CC} = 0V$ , pullup supply = 5.5V, external pullup resistor $\ge 4.7 k\Omega$                   | 0   |     | 25   | μA                |
|                                 |                 | LOSLEV = high (Note 1)                                                                             | 100 |     |      | mV <sub>P-P</sub> |
| LOS Assert Level                |                 | LOSLEV = low (Note 1)                                                                              | 50  |     |      | mV <sub>P-P</sub> |
|                                 |                 | LOSLEV = high (Note 1)                                                                             |     |     | 300  | mV <sub>P-P</sub> |
| LOS Deassert Level              |                 | LOSLEV = low (Note 1)                                                                              |     |     | 120  | mV <sub>P-P</sub> |
|                                 |                 | LOSLEV = high (Note 1)                                                                             | 20  |     |      | mV <sub>P-P</sub> |
| LOS Hysteresis                  |                 | LOSLEV = low (Note 1)                                                                              |     | 4   |      | mV <sub>P-P</sub> |
| LOS Response Time               |                 | Time from IN dropping below assert level,<br>or rising above deassert level to 50% point<br>of LOS |     |     | 10   | μs                |
| LOS Transition Time             |                 | Rise-time or fall-time (10% to 90%), external pullup resistor = $4.7 k\Omega$                      |     | 250 |      | ns                |

#### **ELECTRICAL CHARACTERISTICS (continued)**

(V<sub>CC</sub> = +3.0V to +3.6V,  $T_A = 0^{\circ}C$  to +85°C. Typical values are at  $T_A = +25^{\circ}C$  and  $V_{CC} = +3.3V$ , unless otherwise noted.)

| PARAMETER                          | SYMBOL                          | CONDITIONS                                                                                           |         |                                    |        | MIN    | ТҮР  | MAX               | UNITS |                   |
|------------------------------------|---------------------------------|------------------------------------------------------------------------------------------------------|---------|------------------------------------|--------|--------|------|-------------------|-------|-------------------|
| EQUALIZER AND CABLE DRIVE          | R SPECIFICA                     | TIONS                                                                                                |         |                                    |        |        |      |                   |       |                   |
| Input Swing                        |                                 | Measured differentially at point A of Figure 2 (Note 1)                                              |         |                                    | 600    |        | 2000 | mV <sub>P-P</sub> |       |                   |
| Input Resistance                   |                                 | Measured differentially                                                                              |         |                                    |        | 85     | 100  | 115               | Ω     |                   |
| Input Return Loss                  |                                 | 100MHz to 2GHz (Note 1)                                                                              |         |                                    | 10     |        |      | dB                |       |                   |
|                                    |                                 | Measured OUTLE                                                                                       |         | TX_DISABLE = low,<br>OUTLEV = high |        |        | 1450 |                   | 1800  | mV <sub>P-P</sub> |
| Differential Output Swing          |                                 |                                                                                                      |         | SABLE = low,<br>V = low            |        | 1000   |      | 1350              |       |                   |
|                                    |                                 | (110100 1, 2)                                                                                        |         | TX_DISA                            | ABLE = | high : |      | 40                |       |                   |
| Common-Mode Output                 |                                 | (OUT+) + (OUT-), measured at point B of<br>Figure 2; TX_DISABLE = low, OUTLEV =<br>high (Notes 1, 2) |         |                                    |        |        | 60   | mV <sub>P-P</sub> |       |                   |
| Output Resistance                  |                                 | OUT+ or OUT-                                                                                         | to VCC, | single er                          | nded   |        | 42   | 50                | 58    | Ω                 |
| Output Return Loss                 |                                 | 100MHz to 2GHz (Note 1)                                                                              |         |                                    |        | 10     |      |                   | dB    |                   |
| Output Transition Time             | t <sub>r</sub> , t <sub>f</sub> | 20% to 80% (Notes 1, 3)                                                                              |         |                                    |        |        | 50   | 80                | ps    |                   |
| Random Jitter                      |                                 | (Notes 1, 3)                                                                                         |         |                                    |        |        |      | 1.6               | psrms |                   |
|                                    |                                 |                                                                                                      |         |                                    | PE1    | PE0    |      |                   |       |                   |
|                                    |                                 |                                                                                                      |         |                                    | 0      | 0      |      | 2                 |       | ļ                 |
| Output Preemphasis                 |                                 | See Figure 1 0 1                                                                                     |         | 1                                  |        | 4      |      | dB                |       |                   |
|                                    |                                 |                                                                                                      |         |                                    | 1      | 0      |      | 8                 |       |                   |
|                                    |                                 |                                                                                                      |         |                                    | 1      | 1      |      | 14                |       |                   |
|                                    |                                 | Source to IN                                                                                         | OUT     | to Load                            | PE1    | PE0    |      |                   |       |                   |
| Residual Output Deterministic      |                                 |                                                                                                      | 1m, 2   | 24AWG                              | 0      | 0      |      |                   |       |                   |
| Jitter at 1.0625Gbps to            |                                 | 6 mil                                                                                                | -       | 24AWG                              | 0      | 1      |      | 0.10              | 0.15  | UIP-P             |
| 2.125Gbps (Notes 1, 4, 5)          |                                 | FR4 ≤ 10in                                                                                           | 10m,    | 24AWG                              | 1      | 0      |      |                   |       |                   |
|                                    |                                 |                                                                                                      | 15m,    | 24AWG                              | 1      | 1      |      |                   |       |                   |
|                                    |                                 | Source to IN                                                                                         | OUT     | to Load                            | PE1    | PE0    |      |                   |       |                   |
| Residual Output Deterministic      |                                 |                                                                                                      | 1m, 2   | 24AWG                              | 0      | 0      |      |                   |       |                   |
| Jitter at 4.25Gbps (Notes 1, 4, 5) |                                 | <b>3</b>                                                                                             |         | 24AWG                              | 0      | 1      |      | 0.15              | 0.20  | UI <sub>P-P</sub> |
|                                    |                                 | FR4 ≤ 10in                                                                                           | 10m,    | 24AWG                              | 1      | 0      |      |                   |       |                   |
|                                    |                                 |                                                                                                      | 15m,    | 24AWG                              | 1      | 1      |      |                   |       |                   |

Note 1: Guaranteed by design and characterization.

Note 2: PE1 = PE0 = 1 for maximum preemphasis, load is  $50\Omega \pm 1\%$  at each side, and the pattern is 0000011111 at 1Gbps.

**Note 3:** Measured at point B in Figure 2 using 0000011111 at 1Gbps. PE1 = PE0 = 0 for minimum preemphasis. For transition time, the 0% reference level is the steady-state level after four zeros, just before the transition. The 100% reference level is the maximum voltage of the transition.

**Note 5:** Cables are unequalized, Amphenol Spectra-Strip 24AWG. Residual deterministic jitter is the difference between the source jitter at point A, and load jitter at point D in Figure 2. The deterministic jitter at the output of the transmission line must be from media-induced loss and not from clock-source modulation.



Note 4: Tested with CJTPAT, as well as this pattern: 19 zeros, 1, 10 zeros, 1010101010 (D21.5 character), 1100000101 (K28.5+ character), 19 ones, 0, 10 ones, 0101010101 (D10.2 character), 0011111010 (K28.5 character).



Figure 1. Illustration of Tx Preemphasis in dB



Figure 2. Test Setup. The points labeled A, B, and D are referenced for AC parameter test conditions. Deterministic jitter and eye diagrams measured at point D.

4



Figure 3. End-to-End Test Setup Using the MAX3748 as a Receiver. Deterministic jitter and eye diagrams measured at point D.

#### **Typical Operating Characteristics**

(V<sub>CC</sub> = +3.3V, T<sub>A</sub> = +25°C, unless otherwise noted. PRBS7 + 100CID pattern is PRBS 2<sup>7</sup>, 100 zeros, 1010, PRBS 2<sup>7</sup>, 100 ones, 0101.)



MAX3982

5

#### **Typical Operating Characteristics (continued)**

(V<sub>CC</sub> = +3.3V, T<sub>A</sub> = +25°C, unless otherwise noted. PRBS7 + 100CID pattern is PRBS 2<sup>7</sup>, 100 zeros, 1010, PRBS 2<sup>7</sup>, 100 ones, 0101.)





4.25Gbps PRBS7 + 100CID PATTERN, 0in FR4 AT INPUT, USING MAX3748 AS RECEIVER, AS SHOWN IN FIGURE 3





2.125Gbps PRBS7 + 100CID PATTERN, 0in FR4 AT INPUT, USING MAX3748 AS RECEIVER. AS SHOWN IN FIGURE 3

#### END-TO-END EYE DIAGRAM, 20m 24AWG CABLE AT 1.0625Gbps



1.0625Gbps PRBS7 + 100CID PATTERN, 0in FR4 AT INPUT, USING MAX3748 AS RECEIVER. AS SHOWN IN FIGURE 3

# END-TO-END DETERMINISTIC JITTER vs. CABLE LENGTH AT 1.0625Gbps 0.50 1.0625Gbps PRBS7 + 100CID 12in FR4 AT INPUT



VERTICAL EYE OPENING vs. CABLE LENGTH WITH OUTLEV = LOW



VERTICAL EYE OPENING vs. CABLE LENGTH WITH OUTLEV = LOW









#### **Typical Operating Characteristics (continued)**

(V<sub>CC</sub> = +3.3V, T<sub>A</sub> = +25°C, unless otherwise noted. PRBS7 + 100CID pattern is PRBS 2<sup>7</sup>, 100 zeros, 1010, PRBS 2<sup>7</sup>, 100 ones, 0101.)



#### **15m 24AWG CABLE ASSEMBLY OUTPUT WITH MAX3982** PREEMPHASIS, 4.25Gbps CJTPAT





**15m 24AWG CABLE ASSEMBLY** 

**OUTPUT WITHOUT MAX3982,** 

**15m 24AWG CABLE ASSEMBLY OUTPUT WITHOUT MAX3982,** 4.25Gbps PRBS7 + 100CID



**15m 24AWG CABLE ASSEMBLY OUTPUT WITH MAX3982** PREEMPHASIS, 4.25Gbps PRBS7 + 100CID 40mV/div

PREEMPHASIS, PE[1,0] = 11, OUTLEV = HIGH



**MAX3982** 

#### **Typical Operating Characteristics (continued)**

HOT-PLUG WITH TX\_DISABLE LOW

3.3V

لمحمدتهما

► t<sub>POR</sub> = 27ms ←

10ms/div

**DETERMINISTIC JITTER** 

vs. FR4 LENGTH

afaaadaaaafaaadaa

VÁDÝHRIOM ARÝHNIKU

PE[1,0] = 00

PE[1,0] = 01

0V

LOW

-tanah-n

4.25Gbps PRBS7

DRIVING FR4 AT OUT+ AND

PE[1,0] = 11 PE[1,0] = 10

20

30

FR4 LENGTH (in)

40

50

10

OUT-, NO FR4 AT INPUT

 $(V_{CC} = +3.3V, T_A = +25^{\circ}C, unless otherwise noted. PRBS7 + 100CID pattern is PRBS 2<sup>7</sup>, 100 zeros, 1010, PRBS 2<sup>7</sup>, 100 ones, 0101.)$ 

**15m 24AWG CABLE ASSEMBLY 15m 24AWG CABLE ASSEMBLY OUTPUT WITHOUT MAX3982, OUTPUT WITH MAX3982** 4.25Gbps PRBS31 PREEMPHASIS, 4.25Gbps PRBS31 MAX3982 toc1 Vcc 40mV/div TX\_DISABLE OUT+ PREEMPHASIS, PE[1,0] = 11, OUTLEV = HIGH **30in FR4 OUTPUT 30in FR4 OUTPUT** WITH MAX3982 PREEMPHASIS, WITHOUT MAX3982, 4.25Gbps CJTPAT 4.25Gbps CJTPAT MAX3982 toc2 1.2 1.0 DETERMINISTIC JITTER (UI) 0.8 100mV/div 0.6 0.4 0.2 PREEMPHASIS, PE[1,0] = 10, OUTLEV = HIGH 0 0

#### **Typical Operating Characteristics (continued)**

 $(V_{CC} = +3.3V, T_A = +25^{\circ}C)$ , unless otherwise noted. PRBS7 + 100CID pattern is PRBS 2<sup>7</sup>, 100 zeros, 1010, PRBS 2<sup>7</sup>, 100 ones, 0101.)

**30in FR4 OUTPUT** 

WITH MAX3982 PREEMPHASIS,

SOIN FR4 OUTPUT WITHOUT MAX3982 4.25Gbps PRBS7 + 100CID MASSE to 25 MASSE to 2





30in FR4 OUTPUT WITHOUT MAX3982, 4.25Gbps PRBS31







| PIN     | NAME             | FUNCTION                                                                                                                                                                                                                                     |
|---------|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1       | V <sub>CC1</sub> | Power-Supply Connection for Input. Connect to +3.3V.                                                                                                                                                                                         |
| 2       | IN+              | Positive Data Input, CML. This input is internally terminated with 50 $\Omega$ to V <sub>CC1</sub> .                                                                                                                                         |
| 3       | IN-              | Negative Data Input, CML. This input is internally terminated with 50 $\Omega$ to V <sub>CC1</sub> .                                                                                                                                         |
| 4, 8, 9 | GND              | Circuit Ground                                                                                                                                                                                                                               |
| 5       | OUTLEV           | Output-Swing Control Input, LVTTL with 40k $\Omega$ Internal Pullup. Set to TTL high or open for maximum output swing, or set to TTL low for reduced swing.                                                                                  |
| 6       | PE1              | Output Preemphasis Control Input, LVTTL with $10k\Omega$ Internal Pullup. This pin is the most significant bit of the 2-bit preemphasis control. Set high or open to assert this bit.                                                        |
| 7       | PE0              | Output Preemphasis Control Input, LVTTL with $10k\Omega$ Internal Pullup. This pin is the least significant bit of the 2-bit preemphasis control. Set high or open to assert this bit.                                                       |
| 10      | OUT-             | Negative Data Output, CML. This output is terminated with 50 $\Omega$ to V <sub>CC2</sub> .                                                                                                                                                  |
| 11      | OUT+             | Positive Data Output, CML. This output is terminated with 50 $\Omega$ to V <sub>CC2</sub> .                                                                                                                                                  |
| 12, 13  | V <sub>CC2</sub> | Power-Supply Connection for Output. Connect to +3.3V.                                                                                                                                                                                        |
| 14      | TX_DISABLE       | Transmitter Disable Input, LVTTL with $10k\Omega$ Internal Pullup. When high or open, differential output is $40mV_{P-P}$ . Set low for normal operation.                                                                                    |
| 15      | LOS              | Loss-of-Signal Detect, TTL Output. This output is open-collector TTL, and therefore requires an external $4.7$ k $\Omega$ to $10$ k $\Omega$ pullup resistor (5.5V maximum). This output sinks current when the input signal level is valid. |
| 16      | LOSLEV           | LOS Sensitivity Control Input, LVTTL with 40k $\Omega$ Internal Pullup. Set to TTL high or open for less sensitivity (higher assert threshold). Set to TTL low for more sensitivity (lower assert threshold).                                |
| EP      | EXPOSED<br>PAD   | Exposed Pad. For optimal thermal conductivity, this pad must be soldered to the circuit board ground.                                                                                                                                        |

#### Pin Configuration





Figure 4. Functional Diagram

#### **Detailed Description**

The MAX3982 comprises a PC board receiver, a cable driver, and a loss-of-signal detector with adjustable threshold (Figure 4). Equalization is provided in the receiver. Selectable preemphasis and selectable output amplitude are included in the transmitter. The MAX3982 also includes transmit disable control for the output.

#### **PC Board Receiver and Cable Driver**

Data is fed into the MAX3982 through a CML input stage and fixed equalization stage. The fixed equalizer in the receiver corrects for up to 10in of PC board loss on FR4 material at 4.25Gbps.

The cable driver includes four-state preemphasis to compensate for up to 15m of 24AWG,  $100\Omega$  balanced cable. Table 1 is provided for easy translation between preemphasis expressions. The OUTLEV pin selects the output amplitude. When OUTLEV is low, the amplitude is  $1200mV_{P-P}$ . When OUTLEV is high, the amplitude is

1600mVP-P. Residual jitter of the MAX3982 is independent of up to 0.20UIP-P source jitter.

#### Loss-of-Signal (LOS) Output

Loss-of-signal detection is provided on the data input. Pullup resistors should be connected from LOS to a supply in the range of +3.0V to +5.5V. The LOS output is not valid until power-up is complete. Typical LOS response time is 100ns.

The LOS assert and deassert levels are set by the LOSLEV pin. When LOSLEV is LVTTL high or open, the LOS assert threshold is 180mVP-P. When LOSLEV is LVTTL low, the LOS assert threshold is 85mVP-P.

#### TX Disable

Transmit disable is provided to turn off the output when desired. The TX\_DISABLE pin can be connected to LOS to automatically squelch the output when the incoming signal is below the threshold set by LOSLEV (see the *Autodetect* section).



**MAX3982** 

10Gbase-CX4

0.21

0.37

0.6

0.8

VLOW\_PP

V<sub>HIGH\_PP</sub>

IN dB

20 log V<sub>HIGH\_PP</sub>

 $V_{LOW_{PP}}$ 

2

4

8

14



5.01

#### Table 1. Preemphasis Translation

α

0.11

0.23

0.43

0.67

#### Applications Information

#### **Autodetect**

The MAX3982 can automatically detect an incoming signal and enable the data outputs. Autodetect can be accomplished by connecting the LOS pin to TX\_DIS-ABLE. TX\_DISABLE has a  $10k\Omega$  internal pullup resistor. If a loss-of-signal is detected, the TX\_DISABLE pin is forced high and disables the outputs. Leaving the inputs to the MAX3982 open (i.e., floating) is not recommended as noise amplification may occur and create undesirable output signals. Autodetect is recommended to eliminate noise amplification or possible oscillation. For periods much greater than 100ns without data transitions, autodetect disables the output.

#### Layout Considerations

VLOW PP VHIGH PP

Circuit board layout and design can significantly affect the performance of the MAX3982. Use good high-frequency design techniques, including minimizing ground inductance and using controlled-impedance transmission lines on the data signals. Power-supply decoupling should also be placed as close to the VCC pins as possible. This should be sufficient supply filtering. Always connect all V<sub>CC</sub> pins to a power plane. Take care to isolate the input from the output signals to reduce feedthrough.

#### **Exposed Pad Package**

The exposed-pad, 16-pin QFN package incorporates features that provide a very low thermal resistance path for heat removal from the IC. The exposed pad on the MAX3982 must be soldered to the circuit board for proper thermal performance. For more information on exposed-pad packages, refer to Maxim Application Note HFAN-08.1: Thermal Considerations of QFN and Other Exposed-Paddle Packages.









**MAX3982** 



Figure 5. IN+/IN- Equivalent Input Structure



Figure 7. LVTTL Equivalent Input Structure



Figure 8. Loss-of-Signal Equivalent Output Structure

#### **Chip Information**

**MAX3982** 

TRANSISTOR COUNT: 2957 PROCESS: SiGe Bipolar

#### **Package Information**

(The package drawing(s) in this data sheet may not reflect the most current specifications. For the latest package outline information, go to **www.maxim-ic.com/packages**.)



M/IXI/M

#### Package Information (continued)

(The package drawing(s) in this data sheet may not reflect the most current specifications. For the latest package outline information, go to <u>www.maxim-ic.com/packages</u>.)



#### **Revision History**

Rev 2; 2/06: Added lead-free package to Ordering Information table (page 1); updated package outline (pages 14, 15).

Maxim cannot assume responsibility for use of any circuitry other than circuitry entirely embodied in a Maxim product. No circuit patent licenses are implied. Maxim reserves the right to change the circuitry and specifications without notice at any time.

#### Maxim Integrated Products, 120 San Gabriel Drive, Sunnyvale, CA 94086 408-737-7600 \_\_\_

© 2006 Maxim Integrated Products

is a registered trademark of Maxim Integrated Products, Inc.

\_ 15