**ON Semiconductor**

**Is Now**

# onsem!

**To learn more about onsemi™, please visit our website at www.onsemi.com**

**onsemi** and **ONSEM** and other names, marks, and brands are registered and/or common law trademarks of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries, **onsemi** owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of **onsemi** product/patent coverage may be accessed at www.onsemi.com/site/pdf/Patent-Marking.pdf. onsemi reserves the right to make changes at any time to any products or information herein, without notice. The information herein is provided "as-is" and **onsemi** makes no warranty, representation or guarantee regarding the accuracy of the information, product features, availability, functionality, or suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using **onsemi** products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by **onsemi**. "Typical " parameters which may be provided in **onsemi** data sheets and/ or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. **onsemi** does not convey any license under any of its intellectual property rights nor the rights of others. **onsemi** products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use **onsemi** products for any such unintended or unauthorized application, Buyer shall indemnify and hold **onsemi** and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that **onsemi** was negligent regarding the design or manufacture of the part. **onsemi** is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner. Other names and brands may be claimed as the property of others.

# Configurable 3.0 A PWM Step Down Converter

# NCV91300

The NCV91300 is a synchronous PWM buck converter optimized to supply the different sub systems of automotive applications post regulation system from 2.0 V up to 5 V input. The device is able to deliver up to 3.0 A, with programmable output voltage from 0.6 V to 3.3 V. Operation at up to 2.15 MHz switching frequency allows the use of small components. Synchronous rectification and automatic PFM−PWM transitions improve overall solution efficiency. The NCV91300 is housed in low profile 3.0 x 3.0 mm QFNW−16 package.

#### **Features**

- Power Input Voltage Range from 1.9 V to 5.5 V
- Analog Input Voltage Range from 3.0 V to 5.5 V
- Power Capability: 3.0 A at T<sub>A</sub> =  $105^{\circ}$ C (R<sub> $\theta$ JA</sub> =  $40^{\circ}$ C/W)
- Programmable Output Voltage: 0.6 V to 3.3 V in 5 mV, 10 mV and 20 mV Steps
- Up to 2.15 MHz Switching Frequency with On Chip Oscillator
- Spread Spectrum or Sync Input Pin for EMI Optimization
- Uses 1.0  $\mu$ H Inductor and at Least 20  $\mu$ F Capacitors for Optimized Footprint and Solution Thickness
- PFM/PWM Operation for Optimum Efficiency
- Low 65 µA Quiescent Current
- I <sup>2</sup>C Control Interface with Interrupt and Dynamic Voltage Scaling Support
- Enable Pin, Power Good / Interrupt Signaling
- Thermal Protections and Temperature Management
- 3.0 x 3.0 mm / 0.5 mm pitch QFN 16 package
- These are Pb−Free Devices

# **Typical Applications**

- Automotive Point Of Load (POL)
- $\bullet$  Automotive Telematics Clusters Camera
- Automotive Infotainment − Instrumentation
- Automotive Advanced Driver−Assistance System (ADAS)
	- $\rightarrow$  Front Camera Rear View Camera
	- Surround View
	- ♦ Blind Spot Monitoring
	- ♦ Radar
- Automotive Space−Optimized systems



# **ON Semiconductor®**

**[www.onsemi.com](http://www.onsemi.com/)**



**QFNW16 3x3, 0.5P CASE 484AL**

# **MARKING DIAGRAM**



91300 = Specific Device Code

- $XX = 2$  Fixed Characters Corresponding to the OPN
- W3 = NCV91300MNWBTXG  $(V_{\text{OUT}} 1.1 V)$
- A = Assembly Location
- $L = Water Lot$
- $Y = Year$
- W = Work Week -
	- = Pb−Free Package

#### **PIN ASSIGNMENT**



(Top View) 16 Pins 0.50 mm pitch QFN

# **ORDERING INFORMATION**

See detailed ordering and shipping information on page [37](#page-37-0) of this data sheet.



**Figure 1. Typical Application Circuit**







# **PIN OUT DESCRIPTION**



**Figure 3. Pin Out (Top View)**

# **PIN FUNCTION DESCRIPTION**



# **MAXIMUM RATINGS**



Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected.

1. Refer to ELECTRICAL CHARACTERISTICS, RECOMMENDED OPERATING RANGES and/or APPLICATION INFORMATION for Safe Operating parameters.

2. This device series contains ESD protection and passes the following ratings: Human Body Model (HBM) ±2 kV per ANSI/ESDA/JEDEC JS−001 standard.

Charged Device Model (CDM) 750 V (corner pins) and 500 V (other pins) per AEC−Q100−011 standard.

3. Latch up Current per JEDEC JESD78 class II standard.

4. Moisture Sensitivity Level (MSL) 1: per IPC/JEDEC J−STD−020 standard.

#### **RECOMMENDED OPERATING CONDITIONS**



Functional operation above the stresses listed in the Recommended Operating Ranges is not implied. Extended exposure to stresses beyond the Recommended Operating Ranges limits may affect device reliability.

5. Including de–ratings (Refer to the <u>Application Information</u> section of this document for further details)<br>6. The thermal shutdown set to 167°C (typical) avoids potential irreversible damage on the device due to power

#### **THERMAL INFORMATION**



7. Calculated with infinite heatsink affixed to case top without any board present.

8. Calculated with infinite heatsink affixed to case bottom without any board present.

9. The R $\theta_{\mathsf{JA}}$  is dependent of the PCB heat dissipation. Refer to <u>AND8215/D</u>

10.The current capability (CC) is dependent by input voltage, maximum output current, pcb stack up and layout as well as external components selected. Filled with AVin = 5 V, PVin = 3.3 V, Vout = 1.1 V

#### **ELECTRICAL CHARACTERISTICS** (Refer to the [Application Information](#page-32-0) section of this data sheet for more details.

Min and Max Limits apply for T<sub>J</sub> range (T<sub>JR</sub>), AVIN range (AV<sub>INR</sub>), PVIN range (PV<sub>INR</sub>) and default configuration, unless otherwise specified. Typical values are referenced to  $T_J$  = +25°C, AVIN = 5.0 V, PVIN = 3.3 V and default configuration, unless otherwise specified.)



**ELECTRICAL CHARACTERISTICS** (Refer to the **Application Information** section of this data sheet for more details.

Min and Max Limits apply for T<sub>J</sub> range (T<sub>JR</sub>), AVIN range (AV<sub>INR</sub>), PVIN range (PV<sub>INR</sub>) and default configuration, unless otherwise specified. Typical values are referenced to  $T_J$  = +25°C, AVIN = 5.0 V, PVIN = 3.3 V and default configuration, unless otherwise specified.) (continued)



<span id="page-7-0"></span>**ELECTRICAL CHARACTERISTICS** (Refer to the **Application Information** section of this data sheet for more details. Min and Max Limits apply for T<sub>J</sub> range (T<sub>JR</sub>), AVIN range (AV<sub>INR</sub>), PVIN range (PV<sub>INR</sub>) and default configuration, unless otherwise specified. Typical values are referenced to  $T_J$  = +25°C, AVIN = 5.0 V, PVIN = 3.3 V and default configuration, unless otherwise specified.) (continued)



Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions.

11. Junction temperature must be maintained below 150°C. Output load current capability depends on the application thermal capability.

12.Devices that use non−standard supply voltages, which do not conform to the intent I2C bus system levels, must relate their input levels to the VDD voltage to which the pull−up resistors RP are connected.



<span id="page-8-0"></span>

**Figure 4. Efficiency vs. ILOAD and PVIN VOUT = 3.3 V, AVIN = 5.0 V, Auto Mode L = TDK TFM252012ALMA1R0MTAA**







**L = TDK TFM252012ALMA1R0MTAA**



**Figure 5. Efficiency vs. ILOAD and Temperature VOUT = 3.3 V, AVIN <sup>=</sup> PVIN = 5.0 V, Auto Mode L = TDK TFM252012ALMA1R0MTAA**



**Figure 7. Efficiency vs. ILOAD and Temperature VOUT = 1.8 V, AVIN = 5.0 V, PVIN = 3.3 V, Auto Mode L = TDK TFM252012ALMA1R0MTAA**



**Figure 9. Efficiency vs. ILOAD and Temperature VOUT = 1.8 V, AVIN = 3.3 V, PVIN = 3.3 V, Auto Mode L = TDK TFM252012ALMA1R0MTAA**







45

40

 $\mathbf{1}$ 



**Figure 13. Efficiency vs. ILOAD and Temperature VOUT = 1.1 V, AVIN = 5.0 V, PVIN = 3.3 V Forced PWM Mode L = TDK TFM252012ALMA1R0MTAA**

 $+125 °C$ 

100

 $I_{\text{LOAD}}$  (mA)

1000

10000

10



**Figure 15. Efficiency vs. ILOAD and VIN VOUT = 1.1 V, AVIN = 3.3 V, PVIN = 3.3 V, Auto Mode L = TDK TFM252012ALMA1R0MTAA**





 $V_{\text{OUT}}$  = 1.10 V,  $I_{\text{PEAK}}$  = 3.5 A (Unless otherwise noted). L = 1.0  $\mu$ H – C<sub>OUT</sub> = 4 x 10  $\mu$ F, C<sub>PVIN</sub> = 10  $\mu$ F, C<sub>AVIN</sub> = 10  $\mu$ F) (continued)



**Figure 22. VOUT Accuracy vs. ILOAD and PVIN VOUT = 1.8 V, AVIN = 5.0 V, Auto Mode**



**Figure 24. VOUT Accuracy vs. ILOAD and PVIN VOUT = 1.1 V, AVIN = 5.0 V, Auto Mode**







**Figure 23. VOUT Accuracy vs. ILOAD and Temperature VOUT = 1.8 V; AVIN = 5.0 V, PVIN = 3.3 V, Auto Mode**



**Figure 25. VOUT Accuracy vs. ILOAD and Temperature VOUT = 1.1 V; AVIN = 5.0 V, PVIN = 3.3 V, Auto Mode**







 $V_{\text{OUT}}$  = 1.10 V,  $I_{\text{PEAK}}$  = 3.5 A (Unless otherwise noted). L = 1.0  $\mu$ H – C<sub>OUT</sub> = 4 x 10  $\mu$ F, C<sub>PVIN</sub> = 10  $\mu$ F, C<sub>AVIN</sub> = 10  $\mu$ F) (continued)













**Figure 29. VOUT Accuracy vs. ILOAD and Temperature VOUT = 0.6 V; AVIN = 5.0 V, PVIN = 3.3 V, Auto Mode**



Figure 30. HSS R<sub>DSON</sub> vs. V<sub>IN</sub> and Temperature Figure 31. LSS R<sub>DSON</sub> vs. V<sub>IN</sub> and Temperature

























**Figure 36. Switchover Point VOUT = 1.1 V, AVIN = 5.5 V Figure 37. Switchover Point VOUT = 1.1 V, AVIN = 3.3 V**



**Temperature**  $V_{OUT} = 1.1 V, P_{VIN} = 3.3 V$ 

# **TYPICAL OPERATING CHARACTERISTICS** ( $A_{VIN}$  = 5.0 V,  $P_{VIN}$  = 3.3 V,  $T_A$  = +25°C

 $V_{\text{OUT}}$  = 1.10 V,  $I_{\text{PEAK}}$  = 3.5 A (Unless otherwise noted). L = 1.0  $\mu$ H – C<sub>OUT</sub> = 4 x 10  $\mu$ F, C<sub>PVIN</sub> = 10  $\mu$ F, C<sub>AVIN</sub> = 10  $\mu$ F) (continued)



**Figure 40. Transient Load 0.05 to 1.5 A Transient Line 3.0 – 3.6 V, Auto Mode, V<sub>OUT</sub> = 1.1 V** 



**Figure 42. Transient Load 0.05 to 1.5 A** Transient Line 3.0 - 3.6 V, Forced PWM Mode,  $V_{\text{OUT}} = 1.1 V$ 



**Figure 44. Transient Load 0.05 to 1.5 A Auto Mode,**  $V_{OUT}$  **= 1.1 V** 



**Figure 41. Transient Load 0.05 to 1.5 A Transient Line 3.0 – 3.6 V, Auto Mode, V<sub>OUT</sub> = 1.1 V** 



**Figure 43. Transient Load 0.05 to 1.5 A** Transient Line 3.0 - 3.6 V, Forced PWM Mode,  $V_{\text{OUT}} = 1.1 V$ 



**Figure 45. Transient Load 0.05 to 1.5 A** Forced PWM Mode,  $V_{OUT}$  = 1.1 V

#### **DETAILED OPERATING DESCRIPTION**

#### **Detailed Descriptions**

The NCV91300 is a voltage mode standalone synchronous PWM DC−DC converter optimized to supply the different sub systems of automotive applications post regulation system from 2.0V up to 5V input. It can deliver up to 3.0 A at an I<sup>2</sup>C selectable voltage ranging from 0.6 V to 3.30 V. The switching frequency up to 2.15 MHz allows the use of small output filter components. Power Good indicator and external synchronization are available. Synchronous rectification and automatic PFM−PWM transitions improve overall solution efficiency. Forced PWM mode is also configurable.

Operating modes, configuration, and output power can be easily selected by programming a set of registers using an I<sup>2</sup>C compatible interface. Default I<sup>2</sup>C settings are factory programmable.

The NCV91300 is in low profile 3.0 x 3.0 mm QFN−16 package

#### **DC−DC Converter Operation**

The converter integrates both high side and low side (synchronous) switches. Neither external transistors nor diodes are required for NCV91300 operation. Feedback and compensation network are also fully integrated.

It can operate in two different modes: PFM and PWM. The transition between modes can occur automatically or the switcher can be placed in forced PWM mode by  $I<sup>2</sup>C$ programming (PWM bit of COMMAND register).

#### **PWM (Pulse Width Modulation) Operating Mode**

In medium and high load conditions, NCV91300 operates in PWM mode from the internal (oscillator) or external (SYNC) clock. In this mode, the inductor current is in CCM (Continuous Conduction Mode) and the voltage is regulated by PWM. The internal Low Side switch operates as synchronous rectifier and is driven complementary to the High Side switch.

#### **PFM (Pulse Frequency Modulation) Operating Mode**

In order to save power and improve efficiency at low loads, the NCV91300 operates in PFM mode when the inductor current drops into DCM (Discontinuous Conduction Mode). The High Side switch on−time is kept constant and the switching frequency becomes proportional to the loading current. As it does in PWM mode, the internal Low Side switch operates as a synchronous rectifier after each High Side switch on−pulse until there is no longer current in the coil.

When the load increases and the current in the inductor become continuous again, the controller automatically turns back to PWM mode.

#### **Forced PWM**

The PWM bit of the COMMAND register forces the NCV91300 to only use the PWM mode, meaning the transition to the PFM mode is no more allowed. This is generally used when a fixed switching frequency is mandatory, knowing that current consumption is degraded.

#### **Output Voltage**

The output voltage is internally set by an integrated resistor bridge and no extra components are needed to set it. Writing in the Vout [7..0] bits of the PROG register changes the output voltage by:

- 5 mV steps when  $V_{\text{OUT}}$  is between 0.6 V and 1.0 V,
- 10 mV steps when  $V_{\text{OUT}}$  is between 1.0 V and 2.0 V
- 20 mV steps when VOUT is between 2.0 V and 3.3 V

#### **Output Stage**

NCV91300 integrates both the High Side and the Low Side NMOS switches, and associated bootstrap regulator to provide the right gate drive voltage.

#### **Inductor Peak Current Protection, Negative Current Protection and Short Circuit Protection**

During normal operation, peak current limitation protection monitors and limits the inductor current by checking the current in the High Side switch. When this current exceeds the Ipeak threshold, the High Side switch is immediately opened.

For protecting against excessive load or short circuit to ground, the DC−DC is powered down and the ISHORT interrupt is flagged when 2 Ipeak are counted when in power fail (so when PG is low). The REARM bit (LIMCONF register) value defines the re−start:

- If REARM = 0, then NCV91300 does not re−start automatically, an EN pin toggle is required.
- If REARM = 1, NCV91300 re−starts automatically after 2 ms with register values set prior the fault condition.

This High Side switch current limitation is particularly useful to protect the inductor. The peak current can be set by writing IPEAK[1..0] bits in the LIMCONF register.





In addition, to protect the Low Side switch, the negative current protection (Ipeakn) limits potential excessive current from output (for example, when fault condition causes the output voltage to be higher than the nominal output voltage).For protecting against excessive short to high voltage, the number of consecutive Ipeakn is counted. When the counter reaches 8, the DC−DC is powered down and the ISHORT interrupt is flagged, then

- If REARM = 0, then NCV91300 does not re−start automatically, an EN pin toggle is required.
- If REARM = 1, NCV91300 re−starts automatically after 2 ms with register values set prior the fault condition.

#### **Active Output Discharge**

To make sure that no residual voltage remains on the output of the DC−DC when disabled, an active discharge path can ground the NCV91300 output voltage. For maximum flexibility, this feature can be disabled or enabled with the DISCHG bit in the COMMAND register. Note that whatever the state of the DISCHG bit, the discharge path is enabled during the Wake−Up time.

#### **AVIN Under Voltage Lock Out (UVLO)**

NCV91300 Analog core  $(AV_{IN})$  does not operate for voltages below the Under Voltage Lock Out (AUVLO) threshold. Below this UVLO threshold, all internal circuitries (both analog and digital) are in reset. To avoid erratic on / off behavior, a maximum 100 mV hysteresis is implemented. Restart is guaranteed at 2.9 V when the supply voltage is recovering or rising. When in OFF mode, to reduce quiescent current, the UVLO threshold is relaxed.

## **PVIN Input Power Voltage Protection**

To protect the output stages, PV<sub>IN</sub> valid range is defined by V<sub>PVINOVPR</sub> and V<sub>PVINUVP</sub>.

When  $PV_{IN}$  exceeds  $V_{PVINOVPR}$  (5.8 V), the IC stops switching to protect the circuit from internal spikes above 7.5 V. An internal filter prevents the circuit from shutting down due to noise spikes.

When  $PV_{IN}$  fails below  $V_{PVINV}$ , the output stage is also stopped to prevent any cross conduction.

To guaranty a smooth output voltage come back when the PVIN is recovering, a FPUS is initiated.

#### **Enabling**

Under proper supply conditions, the EN pin controls NCV91300 start up. The EN pin Low to High transition starts the power up sequencer.

If EN is made low, the DC−DC converter is turned off and device enters in SLEEP mode when the SLEEP\_MODE bit is high, or in OFF mode when SLEEP\_MODE bit is low.

**Table 2. MODE OF OPERATION TABLE**

| EN   | Sleep Mode | <b>ENABLE</b> | <b>Product Mode</b> |
|------|------------|---------------|---------------------|
| Low  |            | x             | <b>OFF</b>          |
| Low  |            | x             | <b>SLEEP</b>        |
| High | x          |               | <b>SLEEP</b>        |
| High |            |               | ΩN                  |

When the EN pin is set to a high level, the DC−DC converter can be enabled / disabled by writing the ENABLE bit of the COMMAND register.

#### **Table 3. MODE OF OPERATION TABLE**



#### **Power Up Sequence (PUS)**

In order to power up the circuit, the input voltage AVIN has to rise above the AUVLO threshold. This triggers the internal core circuitry power up  $(=>$  "Wake Up Time" including "Bias Time"). This delay is internal and cannot be bypassed. EN pin transition within this delay corresponds to the "Initial power up sequence" (IPUS)





In addition, a programmable delay will take place between the Wake Up Time and the Init time: The DELAY[1..0] bits of the TIME register will set this programmable delay with a 2 ms resolution. Taking default delay of 0 ms, the NCV91300 IPUS takes roughly 332  $\mu$ s,

and the DC−DC converter output voltage will be ready within  $385$   $\mu$ s.

NOTE: During the Wake Up time, the  $I<sup>2</sup>C$  interface is not active. Any  $I<sup>2</sup>C$  request to the IC during this time period will result in a NACK reply.

#### **Normal, Quick and Fast Power Up Sequence (PUS)**

3 different power up sequences are available depending on the mode and the trigger:

• Enabling the part by setting the EN pin from Off Mode will result in "Normal power up sequence" (NPUS, with DELAY[1..0]).



**Figure 48. Normal Power Up Sequence**

• Enabling the part by setting the EN pin from SLEEP Mode will result in "Quick power up sequence" (QPUS, with DELAY[1..0]).



**Figure 49. Quick Power Up Sequence**

• Enabling the DC−DC converter by setting the ENABLE bit will results in "Fast power up sequence" (FPUS, without DELAY[1..0]).



**Figure 50. Fast Power Up Sequence**

#### **Power Down Sequence**

DC–DC converter shutdown is initiated by either grounding the EN pin (Hardware Shutdown) or by clearing the ENABLE bit (Software shutdown) in the COMMAND register: The output voltage is disabled and, depending on the DISCHG bit state of the COMMAND register, the output may be discharged.

In hardware shutdown  $(EN = 0)$ , the digital is still alive and  $I^2C$  accessible when  $I^2C$  pull up are present.

The internal core of the NCV91300 shuts down when:

- EN pin is low and no SLEEP\_MODE
- AVIN falls below UVLO

#### **Dynamic Voltage Scaling (DVS)**

The NCV91300 supports dynamic voltage scaling (DVS) allowing the output voltage to be reprogrammed for providing the different voltages required by the processor. The change between set points is managed in a smooth fashion without disturbing the operation of the processor.

The DVS sequence is automatically initiated by changing the output voltage bits (VOUT[7..0] bits of the PROG register) via an  $I<sup>2</sup>C$  command. The DVSMODE bit in the COMMAND register defines the DVS transition mode:

• Forced PWM mode (DVSMODE = 1) when accurate output voltage control is needed. DVS up and DVS down ramps are controlled with the DVS[1..0] bits in the TIME register.



**Figure 51. DVS in Forced PWM Mode Diagram**

• In Auto mode (DVSMODE = 0) when the output voltage must not be discharged. DVS up ramp is controlled by the DVS[1..0] as in Forced PWM mode, but the DVS down is no more controlled: it depends of the load and cannot be faster than the DVS[1..0] settings.



**Figure 52. DVS in Auto Mode Diagram**

#### **Thermal Management**

#### *Thermal Shut Down (TSD*)

The thermal capability of the NCV91300 can be exceeded due to the step down converter output stage power level. A thermal protection circuitry with associated interrupt is therefore implemented to prevent the IC from damage. This protection circuitry is only activated when the core is in active mode (output voltage is turned on). During thermal shut down, the output voltage is turned off.

When NCV91300 returns from thermal shutdown, it can re−start in 2 different configurations depending on the

REARM bit in the LIMCONF register:

- If REARM = 0 then NCV91300 does not re−start after TSD. To restart, an EN pin toggle is required.
- If REARM = 1, NCV91300 re−starts with register values set prior to thermal shutdown.

The thermal shut down threshold is set at 167°C (typical) and a 30°C hysteresis is implemented in order to avoid erratic on / off behavior. After a typical 167°C thermal shut down, NCV91300 will resume to normal operation when the die temperature cools to 140°C.

#### *Thermal Warnings*

In addition to the TSD, the die temperature monitoring circuitry includes a thermal warning and thermal pre−warning sensor and interrupts. These sensors can inform the processor that NCV91300 is close to its thermal shutdown and preventive measures to cool down die temperature can be taken by software.

The Warning threshold is set by hardware to 150°C typical. The Pre−Warning threshold is set by default to 130°C but it can be changed by setting the TPWTH[1..0] bits in the LIMCONF register.

#### **IO Pins**

#### *Enable Pin*

The EN pin controls NCV91300 start up. A built in pull down resistor disables the device when this pin is left unconnected or not driven..

#### *SYNC Pin and Spread Spectrum*

The NCV91300 can be synchronized to an external clock applied to the SYNC pin or use the internal oscillator. When using the internal oscillator, spread spectrum can be selected

with the F\_SPREAD[1..0] bits of the TIME register. These features help reduce and / or control the peak emissions at the switching frequency and harmonics.

Throughout the power−up sequence, the NCV91300 ignores both the signal applied on the SYNC pin and the selected spread spectrum, to work with the fixed internal 2.15 MHz clock (spread spectrum disabled)

Once power−up sequence is completed:

- If no clock is applied on the SYNC pin, the DC−DC continues switching with the internal oscillator, by activating the selected spread spectrum.
- As soon as a clock is present on the SYNC pin, for accurate frequency sensing, the internal oscillator is set to the fixed 2.15 MHz (spread spectrum disabled). Then, once the clock is sensed valid, the DC−DC mode is automatically set to Forced PWM, and the switching clock becomes the SYNC clock in a smooth way. By default the SYNC clock polarity is kept, but could be inverted upon request.

The NCV91300 switching reverts to the internal oscillator within no more than one missing cycle clock, when SYNC signal is no longer valid or removed. In the same time, the DC−DC mode returns to the PWM bit state and the programmed F\_SPREAD[1..0] spread spectrum.

CLK interrupt (ACK\_CLK bit) indicates if the switching clocks sources changed, whereas the CLK sense (SNS\_CLK bit) defines the switching clock used by the DC−DC.

#### **Power Good Pin**

The Power Good monitoring with corresponding PG open drain pin indicates that the output voltage is up and running in the valid range.

When disabled (i.e. the PGDCDC bit of the COMMAND register set low), the PG pin stays in low impedance state.

In operation, when the output drops below 90% of the programmed level, the PG pin transitions immediately to the low impedance state, indicating a power failure. When the voltage returns above 95%, the PG pin becomes again in high impedance after a  $10 \mu s$  typical delay (could be change to 2 ms upon request). For sure when the DCDC is turned off and during the power−up sequence, the PG is driven low indicating the output voltage is not ready.



**Figure 53. Power Good Signal when PGDCDC = 1**

During DVS transitions, the Power Good monitoring is still active. However, the PGDVS bit of the COMMAND register forces the PG pin in low impedance during a positive DVS and it will follow again the state of the monitoring  $10 \mu s$  typically (could be 2 ms upon request) after DVS transition completed.



**Figure 54. Power Good During DVS Transition (PGDVS = 1)**

In addition to the above, the state of the synchronization can optionally be reflected on the PG pin through the PGCLK bit. This is of interest for RF critical applications where the switching of the DCDC's needs to be externally synchronized. With PGCLK set, the PG pin is forced low when the DCDC switching frequency is not the SYNC clock. With PGCLK not set, the state of the synchronization will have no influence on PG.



**Figure 55. Power Good Behavior (PGCLK = 1)**

#### *Interrupt Pin*

The interrupt controller continuously monitors internal interrupt sources (INT SENx), generating an interrupt signal (INT\_ACKx) when a system status change is detected (dual edge monitoring). The interrupt sources include:

#### **Table 4. INTERRUPT SOURCES**



Individual bits generating interrupts will be set to 1 in the INT\_ACKx register, indicating the interrupt source. The INT  $ACKx$  bit is automatically reset by writing a "1". The INT SEN register (read only register) contains real time indicators of interrupt sources.

All interrupt sources can be masked by writing in the register INT\_MSKx. Masked sources will never generate an interrupt request on the INTB pin (Open drain output).

A non−masked interrupt request will result in the INTB pin being driven low. When the host writes the INT\_ACKx bits generating interrupt to  $\degree$ 1", the INTB pin is released to high impedance and the corresponding interrupt bits INT\_ACKx is cleared.



#### **Figure 56. Interrupt Operation TWARN Example**

By default no interrupt is associated with the INTB pin.

# **CONFIGURATION**

<span id="page-22-0"></span>Default output voltages, DC−DC modes, current limit and other parameters can be factory programmed upon request. Below is the default configurations pre−defined:

#### **Table 5. NCV91300 CONFIGURATION**



# **I <sup>2</sup>C Compatible Interface**

NCV91300 can support a subset of the I<sup>2</sup>C protocol as detailed below (Read, Write, Write then read sequences).

# **I <sup>2</sup>C Communication Description**



#### **Figure 57. General Protocol Description**

The first byte transmitted is the Chip address (with the LSB bit set to 1 for a read operation, or set to 0 for a Write operation). The following data will be:

• During a Write operation, the register address (@REG) is written in, followed by the data. The writing process is auto−incremental, so the first data will be written in @REG, the contents of @REG are incremented and the

next data byte is placed in the location pointed to by  $@REG + 1, ..., etc.$ 

• During a Read operation, the NCV91300 will output the data from the last register that has been accessed by the last write operation. Like the writing process, the reading process is auto−incremental.

#### **Read Sequence**

FROM MCU to NCPxxxx

The Master will first make a "Pseudo Write" transaction with no data to set the internal address register. Then, a Stop then Start or a Repeated Start will initiate the read transaction from the register address the initial write transaction has pointed to:





The first Write sequence will set the internal pointer to the register that is selected. Then the read transaction will start at the address the write transaction has initiated.

#### **Write Sequence**

Write operation will be achieved by only one transaction. After chip address, the REG address has to be set, then following data will be the data we want to write in REG,  $REG + 1, REG + 2, ..., REG + n.$ 

*Write n Registers:*





# **Robust I2C Description**

NCV91300 integrates a two consecutive single byte writes feature to improve robustness of the communication against non−systematic bit errors. During a write access, the NCV91300 compare the two consecutive single byte writes:

- If the second consecutive accesses is identical, the write is confirmed and executed
- If the second consecutive accesses is different, the write is ignores and BUS interrupt is flagged

This feature is controlled with ROBUSTI2C bit of the LIMCONF register.

NOTE: In case of multi slave, repeated start is highly recommended to increase robustness of the protocol. In addition to the double write, a dedicated interrupt has to be added to signal improper write attempt.

# **I <sup>2</sup>C Slave Address**

The NCV91300 has 8 available  $I<sup>2</sup>C$  addresses selectable by factory settings (ADD0 to ADD7). Different address settings can be generated upon request to ON Semiconductor. See [Table [5](#page-22-0) (NCV91300 Configuration) for the default  $I<sup>2</sup>C$  address.



# **Table 6. I2C SLAVE ADDRESS**

# **Register Map**

The tables below describe the I<sup>2</sup>C registers.



**Table 7. I2C REGISTERS MAP CONFIGURATION (NCV91300MNWBTXG)**



# **Registers Description**

#### **Table 8. INTERRUPT ACKNOWLEDGE REGISTER 1**



# **Table 9. INTERRUPT ACKNOWLEDGE REGISTER 2**



# **Table 10. INTERRUPT SENSE REGISTER 1**



#### **Table 11. INTERRUPT SENSE REGISTER 2**



# **Table 12. INTERRUPT MASK REGISTER 1**



# **Table 13. INTERRUPT MASK REGISTER 2**



# **Table 14. PRODUCT ID REGISTER**



# **Table 15. PRODUCT ID REGISTER**



# **Table 16. FEATURE ID REGISTER**



# **Table 17. DC−DC VOLTAGE PROG REGISTER**



# **Table 18. COMMAND**



#### **Table 19. TIMING REGISTER**



# **Table 20. LIMITS CONFIGURATION REGISTER**



#### **APPLICATION INFORMATION**

<span id="page-32-0"></span>

**Figure 61. Typical Application Schematic**

### **Output Filter Considerations**

The output filter introduces a double pole in the system at a frequency of:

$$
f_{LC} = \frac{1}{2 \times \pi \times \sqrt{L \times C}}
$$
 (eq. 1)

The NCV91300 internal compensation network is optimized for a typical output filter comprising a  $1.0 \mu$ H inductor and  $10 \mu$ F capacitor as describes in the basic application schematic in Figure 61.

#### **Voltage Sensing Considerations**

In order to regulate the power supply rail, the NCV91300 must sense its output voltage. The IC can support two sensing methods:

- Normal sensing: The FB pin should be connected to the output capacitor positive terminal (voltage to regulate).
- Remote sensing: The power supply rail sense should be made close to the system powered by the NCV91300. The voltage to the system is more accurate, since the PCB line impedance voltage drop is within the regulation loop. In this case, we recommend connecting the FB pin to the system decoupling capacitor positive terminal.

# **Components Selection**

#### *Inductor Selection*

The inductance of the inductor is chosen such that the peak-to-peak ripple current I<sub>L PP</sub> is approximately 20% to 50% of the maximum output current  $I_{\text{OUT MAX}}$ . This provides the best trade−off between transient response and output ripple. The inductance corresponding to a given current ripple is:

$$
L = \frac{(V_{IN} - V_{OUT}) \times V_{OUT}}{V_{IN} \times f_{SW} \times I_{L\_PP}}
$$
 (eq. 2)

The selected inductor must have a saturation current rating higher than the maximum peak current which is calculated by:

$$
I_{L\_MAX} = I_{OUT\_MAX} + \frac{I_{L\_PP}}{2}
$$
 (eq. 3)

The inductor must also have a high enough current rating to avoid self−heating. A low DCR is therefore preferred. Refer to Table [21](#page-33-0) for recommended inductors.



#### <span id="page-33-0"></span>**Table 21. INDUCTOR SELECTION**

#### *Output Capacitor Selection*

The output capacitor selection is determined by output voltage ripple and load transient response requirement. For high transient load performance a high output capacitor value must be used. For a given peak−to−peak ripple current  $I_L$  pp in the inductor of the output filter, the output voltage ripple across the output capacitor is the sum of three components as shown below.

$$
V_{OUT\_PP} \approx V_{OUT\_PP(C)} + V_{OUT\_PP(ESR)} + V_{OUT\_PP(ESL)} \text{ (eq. 4)}
$$

**Table 22. OUTPUT CAPACITOR SELECTION**

With:

$$
V_{OUT\_PP(C)} = \frac{I_{L\_PP}}{8 \times C \times f_{SW}}
$$

V<sub>OUT\_PP(ESR)</sub> = I<sub>L\_PP</sub> × ESR

# $V_{\text{OUT\_PP(ESL)}} = \frac{L_{\text{ESL}}}{I}$  $\frac{1}{L} \times V_{IN}$

Where the peak−to−peak ripple current is given by

$$
I_{L\_PP} + \frac{(V_{IN} - V_{OUT}) \times V_{OUT}}{V_{IN} \times f_{SW} \times L}
$$

In applications with all ceramic output capacitors, the main ripple component of the output ripple is  $V_{\text{OUT-PP(C)}}$ . The minimum output capacitance can be calculated based on a given output ripple requirement  $V_{\text{OUT PP}}$  in PWM operation mode.

$$
C_{MIN} = \frac{I_{L\_PP}}{8 \times V_{OUT\_PP} \times f_{SW}}
$$
 (eq. 5)

Refer to Table 22 for recommended output capacitor.

#### Supplier | Part # | Value (µF) **F) Case Size (L x l x T) (mm)** TDK | CGA4J1X7R0J106K125AC | 10.0 | 0805 | 2.0 x 1.25 x 1.25 Murata GCM21BR70J106KE22# 10.0 0805 2.0 x 1.25 x 1.25

#### *Input Capacitor Selection*

One of the input capacitor selection requirements is the input voltage ripple. To minimize the input voltage ripple and get better decoupling at the input power supply rail, a ceramic capacitor is recommended due to low ESR and ESL. The minimum input capacitance with respect to the input ripple voltage  $V_{IN}$  pp is

$$
C_{IN\_MIN} = \frac{I_{OUT\_MAX} \times (D - D^2)}{V_{IN\_PP} \times f_{SW}}
$$
 (eq. 6)

Where

$$
D = \frac{V_{OUT}}{V_{IN}}
$$

In addition, the input capacitor must be able to absorb the input current, which has a RMS value of

$$
I_{IN\_RMS} = I_{OUT\_MAX} \times \sqrt{D - D^2}
$$
 (eq. 7)

The input capacitor also must be sufficient to protect the device from over voltage spikes, and a 10  $\mu$ F capacitor or greater is required. The input capacitor should be located as close as possible to the IC. All PGND pins must be connected together to the ground terminal of the input cap which then must be connected to the ground plane. All PVIN pins must be connected together to the Vbat terminal of the input cap which then connects to the Vbat plane.

In addition to the proper input capacitor selection, and in order to damp the ringing effects due to the switching activity, an RC snubber network can be placed between the switch node (SW) and the power ground (PGND), which is of particular interest in applications operating at high input voltage levels at  $P_{VIN.}$ 

Refer to Table [23](#page-34-0) for recommended input capacitor.



#### <span id="page-34-0"></span>**Table 23. INPUT CAPACITOR SELECTION**

#### **Power Capability and Thermal consideration**

The difference in temperature between the junction  $(T_J)$ and ambient  $(T_A)$ , the NCV91300 junction–to–ambient thermal resistance in the application and the on−chip power dissipation ( $P_{IC}$ ) drive the NCV91300's power capability.

The on–chip power dissipation  $P_{IC}$  can be determined as

$$
P_{IC} = P_T - P_L \tag{eq. 8}
$$

with the total power losses  $P_T$  being

 $P_T = V_{OUT} \times I_{OUT} \times (\frac{1}{\eta})$  $\frac{1}{\eta}$  - 1)

where  $\eta$  is the efficiency and  $P_L$  the simplified inductor power losses

 $P_L = I_{LOAD}^2 \times DCR.$ 

Now the junction temperature  $T_J$  can easily be calculated as

$$
T_J = R\theta_{JA} \times P_{IC} + T_A
$$
 (eq. 9)

To avoid irreversible damage and overheating, the Thermal Shut Down (TSD) of the NCV91300 will stop the power stage switching activity as soon as the die temperature rises up to the 170°C TSD threshold. The dissipation in the power stage mainly depends on the losses in the HSS (High Side Switch) and LSS (Low Side Switch) and is then directly function of the loading current. The NCV91300 specification is guaranteed for a maximum Junction Temperature (T<sub>J MAX</sub>) of 150°C. When the junction temperature ranges from 150°C to the TSD threshold, the IC will still operate and will not be damaged, but the specifications are not guaranteed and the parameters value may deviate significantly. It is then important to try to keep the  $T_J \leq 150^{\circ}$ C. The THERMAL INFORMATION table provides the thermal parameters  $(R_{\theta Jx})$  defined by the JEDEC JESD51−3 as well as some thermal characterization parameters. The thermal characterization parameters are the result of measurements on the standard NCV91300 demo board, while the thermal parameters are the result of simulations in the JESD51 defined environment.

The junction−to−ambient thermal resistance is a function of the PCB layout (number of layers and copper and PCB size) and the environment. For example, the NCV91300 mounted on the EVB has an  $R_{\theta JAm}$  about 38°C/W.

#### *Example:*

Assuming 3.3 V input voltage and a 1.8 V / 2 A DC output, the efficiency, according to Figure [8](#page-8-0), is 82%.

Then the total dissipated power

$$
P_T = V_{OUT} \times I_{OUT} \times \left(\frac{1}{\eta} - 1\right) = 790 \text{ mW}.
$$

The TDK TFM252012ALMA1R0MTAA inductor DCR is comprised between 35 m $\Omega$  (Typical) and 42 m $\Omega$  (max), so the power dissipated in the inductor

$$
P_L = I_{LOAD}^2 \times DCR
$$

is within the 168 mW to 140 mW range, giving about 622 mW to 650 mW dissipated in the NCV91300.

Then, the expected junction temperature for a NCV91300 on its standard demo board placed at 125°C ambient temperature in a natural airflow environment

$$
(\mathsf{T}_{\mathsf{J}} = \mathsf{R}\theta_{\mathsf{J}\mathsf{A}} \times \mathsf{P}_{\mathsf{IC}} + \mathsf{T}_{\mathsf{A}})
$$

is in the 149°C range.

A thermal simulation of the NCV91300 on the application board in a 125°C ambient temperature and natural airflow shows that the above prediction is accurate  $(-1\% \text{ error})$ :



**Figure 62. Simulation of the Die Temperature**   $(P_{IC} = 650$  mW / ambient T° = 125°C)

Based on this model, a maximum power dissipation versus temperature is given by the Table 24:



# **Table 24. MAXIMUM POWER DISSIPATION VERSUS EXTERNAL TEMPERATURE**

# **Layout Considerations**

*Switching Noise Consideration*



**Figure 63. AC Current Flowing Loops**

- The DC/DC buck converter has two main loops where high AC currents flow.
- When the High−Side Switch (HSS) is on, the current flows from PVIN via HSS and L to the output capacitor and the load. The current flows back via ground to the input. The AC portion of the current will flow via the input and output capacitors. This current is shown in red color (I1).
- When HSS switches off, the inductor current will keep flowing in the same direction, and the Low−Side Switch (LSS) is switched on. The current flows via LSS, L, load and output capacitor and back via ground to LSS. This loop is shown in blue (I2).
- Both I1 and I2 are discontinuous currents, meaning that they have sharp rising and falling edges at the beginning

and end of the active time. These sharp edges have fast rise and fall times (high dI/dt). Therefore they have a lot of high frequency content.

- I1 and I2 share a common path from switch node to inductor to output capacitor to ground back to the source of LSS. The sum of I1 and I2 is a relatively smooth continuous saw−tooth waveform, which has less high frequency content due to the absence of high dI/dt edges.
- From noise point of view, the current loop with the high dI/dt current is the red shaded area. This loop will generate the most high frequencies and should be considered the most critical loop for noise in buck converters. The dI/dt of the current in the blue shaded area is not as high as it is in the other area and generally generates a lot less noise.

# *Electrical Rules*

Good electrical layout is a key to make sure proper operation, high efficiency, and noise reduction. Electrical layout guidelines are:

- Since the red shaded area is the noisiest loop, it is critical to identify it and to place the input cap in such a way that this loop is minimized. It is also important to make sure that the path between the 2 terminals of the input cap and the PVIN & PGND pins is as short as possible and free of any vias to either the VIN or the GND PCB plane. It can also be a good practice to make a local PGND and VIN planes and to keep those planes as solid as possible below and in the input switching loop. Any trace or vias in this area reduces the plane effectiveness and increase the plane impedance. Vias from these planes to the other main planes of the PCB should be placed outside of the critical loop.
- Also, it is important to place the output capacitor ground in an area that does not overlap the input capacitor switching loop : this could generate extra high frequency noise in the output voltage
- Connecting the PGND plane to the main PCB GND plane (to whitch the AGND pin should be connected too) in one point (doing a kind of "star routing") is also important to isolate the AGND and keep them quiet.
- Use wide and short traces for power paths (such as  $P_{VIN}$ , VOUT, SW, and PGND) to reduce parasitic inductance and high−frequency loop area. It is also good for efficiency improvement.
- The device should be well decoupled by input capacitor and input loop area should be as small as possible to reduce parasitic inductance, input voltage spike, and noise emission.
- SW node should be a large copper pour, but compact because it is also a noise source.
- It would be good to have separated local ground planes for PGND and AGND and connect the two planes at one

point. Directly connect AGND pin to the exposed pad and then connect to AGND ground plane through vias. Try best to avoid overlap of input ground loop and output ground loop to prevent noise impact on output regulation.

• Arrange a "quiet" path for output voltage sense, and make it surrounded by a ground plane.

# *Thermal Rules*

Good PCB layout improves the thermal performance and thus allows for high power dissipation even with a small IC package. Thermal layout guidelines are:

- A four or more layers PCB board with solid ground planes is preferred for better heat dissipation.
- Use multiple vias around the IC to connect the inner ground layers to reduce thermal impedance.
- Use a large and thick copper area especially in the top layer for good thermal conduction and radiation.
- Use two layers or more for the high current paths (PVIN, PGND, SW) in order to split current into different paths and limit PCB copper self−heating.

# **Component Placement**

- Input capacitor placed as close as possible to the IC.
- PVIN directly connected to Cin input capacitor, and then connected to the Vin plane. Local mini planes used on the top layer and the layer just below the top layer with laser vias.
- AVIN connected to the Vin plane just after the capacitor.
- AGND directly connected to the GND plane.
- PGND directly connected to Cin input capacitor, and then connected to the GND plane: Local mini planes used on the top layer and the layer just below the top layer with laser vias.
- SW connected to the Lout inductor with local mini planes on the top layer and the layer just below the top layer The 2 local mini planes are connected together by laser vias.

<span id="page-37-0"></span>

**Figure 64. Placement Recommendation**



**Figure 65. Layout Example**

#### **ORDERING INFORMATION**



ÜFor information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D.

13.For full details about the configurations, refer to Table [5](#page-22-0)

## **PACKAGE DIMENSIONS**

**QFNW16 3x3, 0.5P** CASE 484AL ISSUE A



#### ON Semiconductor is licensed by the Philips Corporation to carry the I<sup>2</sup>C bus protocol.

ON Semiconductor and U∐are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries.<br>ON Semiconductor owns tne rights to a number of paten ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using ON Semiconductor products, including compliance with all laws, regulations and safety requirements or standards,<br>regardless of any support or applications inform specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer<br>application by customer's technical exp in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use ON Semiconductor products for any such unintended or unauthorized<br>application, Buyer shall indemnify and ho claim alleges that ON Semiconductor was negligent regarding the design or manufacture of the part. ON Semiconductor is an Equal Opportunity/Affirmative Action Employer. This<br>literature is subject to all applicable copyrigh

#### **PUBLICATION ORDERING INFORMATION**

#### **LITERATURE FULFILLMENT**:

# **TECHNICAL SUPPORT**

**ON Semiconductor Website:** www.onsemi.com Phone: 011 421 33 790 2910

**Email Requests to:** orderlit@onsemi.com

**North American Technical Support:** Voice Mail: 1 800−282−9855 Toll Free USA/Canada

**Europe, Middle East and Africa Technical Support:** Phone: 00421 33 790 2910 For additional information, please contact your local Sales Representative