

NUP1301U Ultra low capacitance ESD protection array Rev. 1 — 28 January 2011

**Product data sheet** 

## 1. Product profile

## 1.1 General description

Ultra low capacitance ElectroStatic Discharge (ESD) protection array in a small SOT323 (SC-70) Surface-Mounted Device (SMD) plastic package designed to protect one signal line in rail-to-rail configuration from the damage caused by ESD and other transients.

## **1.2 Features and benefits**

- ESD protection of one signal line (rail-to-rail configuration)
- Ultra low diode capacitance: C<sub>d</sub> = 0.6 pF
- ESD protection up to 30 kV
- IEC 61000-4-2; level 4 (ESD)
- IEC 61000-4-5 (surge); I<sub>PP</sub> = 11 A
- AEC-Q101 qualified

## **1.3 Applications**

- Telecommunication networks
- Video line protection
- Microcontroller protection
- I<sup>2</sup>C-bus protection
- Antenna power supply
- Analog audio
- Class-D amplifier

### 1.4 Quick reference data

#### Table 1. Quick reference data

 $T_{amb} = 25 \ ^{\circ}C$  unless otherwise specified.

| Symbol           | Parameter                          | Conditions                         | Min | Тур | Max  | Unit |
|------------------|------------------------------------|------------------------------------|-----|-----|------|------|
| Per diode        |                                    |                                    |     |     |      |      |
| V <sub>RRM</sub> | repetitive peak reverse<br>voltage |                                    | -   | -   | 80   | V    |
| C <sub>d</sub>   | diode capacitance                  | f = 1 MHz;<br>V <sub>R</sub> = 0 V | -   | 0.6 | 0.75 | pF   |
| I <sub>R</sub>   | reverse current                    | V <sub>R</sub> = 80 V              | -   | -   | 100  | nA   |
|                  |                                    |                                    |     |     |      |      |



#### Ultra low capacitance ESD protection array

## 2. Pinning information

| D:  | 0        | Description    | Oliver Hitle d. e. et live e | Owen his sum hal |
|-----|----------|----------------|------------------------------|------------------|
| Pin | Symbol   | Description    | Simplified outline           | Graphic symbol   |
| 1   | GND      | ground         | —                            | _                |
| 2   | $V_{CC}$ | supply voltage |                              | 3                |
| 3   | I/O      | input/output   | 1 2                          |                  |

# 3. Ordering information

| Table 3.         Ordering information |      |                                          |         |  |
|---------------------------------------|------|------------------------------------------|---------|--|
| Type number                           |      |                                          |         |  |
|                                       | Name | Description                              | Version |  |
| NUP1301U                              | -    | plastic surface-mounted package; 3 leads | SOT323  |  |

## 4. Marking

| Marking code <sup>[1]</sup> |
|-----------------------------|
| *VU                         |
|                             |

[1] \* = placeholder for manufacturing site code

# 5. Limiting values

#### Table 5.Limiting values

In accordance with the Absolute Maximum Rating System (IEC 60134).

| Symbol           | Parameter                           | Conditions                                 | Min          | Max | Unit |
|------------------|-------------------------------------|--------------------------------------------|--------------|-----|------|
| Per diode        |                                     |                                            |              |     |      |
| V <sub>RRM</sub> | repetitive peak<br>reverse voltage  |                                            | -            | 80  | V    |
| V <sub>R</sub>   | reverse voltage                     |                                            | -            | 80  | V    |
| I <sub>F</sub>   | forward current                     |                                            | <u>[1]</u> - | 215 | mA   |
| I <sub>FRM</sub> | repetitive peak<br>forward current  | $t_p \leq 1 \text{ ms};  \delta \leq 0.25$ | -            | 500 | mA   |
| I <sub>FSM</sub> | non-repetitive peak forward current | square wave                                | [2]          |     |      |
|                  |                                     | t <sub>p</sub> = 1 μs                      | -            | 4   | А    |
|                  |                                     | t <sub>p</sub> = 1 ms                      | -            | 1   | А    |
|                  |                                     | t <sub>p</sub> = 1 s                       | -            | 0.5 | А    |

#### Ultra low capacitance ESD protection array

| Symbol           | Parameter               | Conditions                   | Min           | Max  | Unit |
|------------------|-------------------------|------------------------------|---------------|------|------|
| Per devic        | e                       |                              |               |      |      |
| P <sub>PP</sub>  | peak pulse power        | $t_p = 8/20 \ \mu s$         | [3][4] _      | 220  | W    |
| I <sub>PP</sub>  | peak pulse current      | t <sub>p</sub> = 8/20 μs     | <u>[3][4]</u> | 11   | А    |
| P <sub>tot</sub> | total power dissipation | $T_{amb} \le 25 \ ^{\circ}C$ | <u>[5][6]</u> | 200  | mW   |
| Tj               | junction temperature    |                              | -             | 150  | °C   |
| T <sub>amb</sub> | ambient temperature     |                              | -55           | +150 | °C   |
| T <sub>stg</sub> | storage temperature     |                              | -65           | +150 | °C   |

#### Table 5. Limiting values ...continued

In accordance with the Absolute Maximum Rating System (IEC 60134).

[2]  $T_i = 25 \circ C$  prior to surge.

[3] Non-repetitive current pulse 8/20 µs exponential decay waveform according to IEC 61000-4-5.

[4] Measured from pin 3 to pins 1 and 2 (pins 1 and 2 are connected).

- [5] Single diode loaded.
- [6] Device mounted on an FR4 Printed-Circuit Board (PCB), single-sided copper, tin-plated and standard footprint.

#### Table 6. ESD maximum ratings

| Symbol           | Parameter                       | Conditions                           | Min             | Max | Unit |
|------------------|---------------------------------|--------------------------------------|-----------------|-----|------|
| V <sub>ESD</sub> | electrostatic discharge voltage | IEC 61000-4-2<br>(contact discharge) | <u>[1][2]</u> _ | 30  | kV   |
|                  |                                 | machine model                        | -               | 400 | V    |
|                  |                                 | MIL-STD-883<br>(human body model)    | -               | 10  | kV   |

[1] Device stressed with ten non-repetitive ESD pulses.

[2] Measured from pin 3 to pins 1 and 2 (pins 1 and 2 are connected).

#### Table 7. ESD standards compliance

| Standard                                 | Conditions                      |
|------------------------------------------|---------------------------------|
| IEC 61000-4-2; level 4 (ESD)             | > 15 kV (air); > 8 kV (contact) |
| MIL-STD-883; class 3B (human body model) | > 8 kV                          |

NUP1301U Product data she

### **NXP Semiconductors**

# NUP1301U

### Ultra low capacitance ESD protection array



# 6. Thermal characteristics

| Table 8.              | Thermal characteristics                             |             |               |     |     |     |      |
|-----------------------|-----------------------------------------------------|-------------|---------------|-----|-----|-----|------|
| Symbol                | Parameter                                           | Conditions  |               | Min | Тур | Max | Unit |
| Per devi              | ce                                                  |             |               |     |     |     |      |
| R <sub>th(j-a)</sub>  | thermal resistance from junction to ambient         | in free air | <u>[1][2]</u> | -   | -   | 625 | K/W  |
| R <sub>th(j-sp)</sub> | thermal resistance from<br>junction to solder point |             |               | -   | -   | 300 | K/W  |

[1] Single diode loaded.

[2] Device mounted on an FR4 PCB, single-sided copper, tin-plated and standard footprint.

### Ultra low capacitance ESD protection array

## 7. Characteristics

| Symbol          | Parameter         | Conditions                                        | Min    | Тур | Max  | Unit       |
|-----------------|-------------------|---------------------------------------------------|--------|-----|------|------------|
| Per diode       | 9                 |                                                   |        |     |      |            |
| V <sub>BR</sub> | breakdown voltage | I <sub>R</sub> = 100 μA                           | 100    | -   | -    | V          |
| V <sub>F</sub>  | forward voltage   |                                                   | [1]    |     |      |            |
|                 |                   | I <sub>F</sub> = 1 mA                             | -      | -   | 715  | mV         |
|                 |                   | I <sub>F</sub> = 10 mA                            | -      | -   | 855  | mV         |
|                 |                   | I <sub>F</sub> = 50 mA                            | -      | -   | 1    | V          |
|                 |                   | I <sub>F</sub> = 150 mA                           | -      | -   | 1.25 | V          |
| I <sub>R</sub>  | reverse current   | V <sub>R</sub> = 25 V                             | -      | -   | 30   | nA         |
|                 |                   | V <sub>R</sub> = 80 V                             | -      | -   | 100  | nA         |
|                 |                   | V <sub>R</sub> = 25 V;<br>T <sub>j</sub> = 150 °C | -      | -   | 25   | μA         |
|                 |                   | V <sub>R</sub> = 80 V;<br>T <sub>j</sub> = 150 °C | -      | -   | 35   | μ <b>A</b> |
| C <sub>d</sub>  | diode capacitance | f = 1 MHz; V <sub>R</sub> = 0 V                   | -      | 0.6 | 0.75 | pF         |
| Per devic       | e                 |                                                   |        |     |      |            |
| V <sub>CL</sub> | clamping voltage  | I <sub>PP</sub> = 1 A                             | [2][3] | -   | 3    | V          |
|                 |                   | I <sub>PP</sub> = 11 A                            | [2][3] | -   | 20   | V          |

[1] Pulse test:  $t_p \le 300 \ \mu s$ ;  $\delta \le 0.02$ .

[2] Non-repetitive current pulse 8/20 µs exponential decay waveform according to IEC 61000-4-5.

[3] Measured from pin 3 to pins 1 and 2 (pins 1 and 2 are connected).

NUP1301U Product data sheet

## **NXP Semiconductors**

# NUP1301U

#### Ultra low capacitance ESD protection array



## **NXP Semiconductors**

# NUP1301U

#### Ultra low capacitance ESD protection array



#### Ultra low capacitance ESD protection array

## 8. Application information

Protection of a single (high-speed) data line in rail-to-rail configuration. The protected data line is connected to pin 3. Pin 1 is connected to ground (GND) and pin 2 is connected to the supply rail (supply voltage  $V_{CC}$ ). When the transient voltage exceeds the forward voltage drop of one diode, the transient is directed either to the supply rail or to GND. The advantages of these solutions are: low line capacitance (0.6 pF typically), fast response time, and low clamping voltage.



#### Circuit board layout and protection device placement:

Circuit board layout is critical for the suppression of ESD, Electrical Fast Transient (EFT) and surge transients. The following guidelines are recommended:

- 1. Place the NUP1301U as close to the input terminal or connector as possible.
- 2. The path length between the NUP1301U and the protected line should be minimized.
- 3. Keep parallel signal paths to a minimum.
- 4. Avoid running protected conductors in parallel with unprotected conductors.
- 5. Minimize all Printed-Circuit Board (PCB) conductive loops including power and ground loops.
- 6. Minimize the length of the transient return path to ground.
- 7. Avoid using shared transient return paths to a common ground point.
- Ground planes should be used whenever possible. For multilayer PCBs, use ground vias.

## 9. Test information

### 9.1 Quality information

This product has been qualified in accordance with the Automotive Electronics Council (AEC) standard *Q101* - *Stress test qualification for discrete semiconductors*, and is suitable for use in automotive applications.

### Ultra low capacitance ESD protection array

## 10. Package outline



# **11. Packing information**

#### Table 10. Packing methods

The indicated -xxx are the last three digits of the 12NC ordering code.[1]

| Type number | Package | Description                    | Packing quantity |       |
|-------------|---------|--------------------------------|------------------|-------|
|             |         |                                | 3000             | 10000 |
| NUP1301U    | SOT323  | 4 mm pitch, 8 mm tape and reel | -115             | -135  |

[1] For further information and the availability of packing methods, see <u>Section 15</u>.

### Ultra low capacitance ESD protection array

## 12. Soldering



## Ultra low capacitance ESD protection array

# 13. Revision history

| Table 11.   Revision history |              |                    |               |            |  |  |  |
|------------------------------|--------------|--------------------|---------------|------------|--|--|--|
| Document ID                  | Release date | Data sheet status  | Change notice | Supersedes |  |  |  |
| NUP1301U v.1                 | 20110128     | Product data sheet | -             | -          |  |  |  |

#### Ultra low capacitance ESD protection array

## 14. Legal information

### 14.1 Data sheet status

| Document status[1][2]          | Product status <sup>[3]</sup> | Definition                                                                            |
|--------------------------------|-------------------------------|---------------------------------------------------------------------------------------|
| Objective [short] data sheet   | Development                   | This document contains data from the objective specification for product development. |
| Preliminary [short] data sheet | Qualification                 | This document contains data from the preliminary specification.                       |
| Product [short] data sheet     | Production                    | This document contains the product specification.                                     |

[1] Please consult the most recently issued document before initiating or completing a design.

[2] The term 'short data sheet' is explained in section "Definitions".

[3] The product status of device(s) described in this document may have changed since this document was published and may differ in case of multiple devices. The latest product status information is available on the Internet at URL <a href="http://www.nxp.com">http://www.nxp.com</a>.

### 14.2 Definitions

**Draft** — The document is a draft version only. The content is still under internal review and subject to formal approval, which may result in modifications or additions. NXP Semiconductors does not give any representations or warranties as to the accuracy or completeness of information included herein and shall have no liability for the consequences of use of such information.

Short data sheet — A short data sheet is an extract from a full data sheet with the same product type number(s) and title. A short data sheet is intended for quick reference only and should not be relied upon to contain detailed and full information. For detailed and full information see the relevant full data sheet, which is available on request via the local NXP Semiconductors sales office. In case of any inconsistency or conflict with the short data sheet, the full data sheet shall prevail.

**Product specification** — The information and data provided in a Product data sheet shall define the specification of the product as agreed between NXP Semiconductors and its customer, unless NXP Semiconductors and customer have explicitly agreed otherwise in writing. In no event however, shall an agreement be valid in which the NXP Semiconductors product is deemed to offer functions and qualities beyond those described in the Product data sheet.

### 14.3 Disclaimers

Limited warranty and liability — Information in this document is believed to be accurate and reliable. However, NXP Semiconductors does not give any representations or warranties, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information.

In no event shall NXP Semiconductors be liable for any indirect, incidental, punitive, special or consequential damages (including - without limitation - lost profits, lost savings, business interruption, costs related to the removal or replacement of any products or rework charges) whether or not such damages are based on tort (including negligence), warranty, breach of contract or any other legal theory.

Notwithstanding any damages that customer might incur for any reason whatsoever, NXP Semiconductors' aggregate and cumulative liability towards customer for the products described herein shall be limited in accordance with the *Terms and conditions of commercial sale* of NXP Semiconductors.

**Right to make changes** — NXP Semiconductors reserves the right to make changes to information published in this document, including without limitation specifications and product descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication hereof.

Suitability for use — NXP Semiconductors products are not designed, authorized or warranted to be suitable for use in life support, life-critical or safety-critical systems or equipment, nor in applications where failure or malfunction of an NXP Semiconductors product can reasonably be expected to result in personal injury, death or severe property or environmental damage. NXP Semiconductors accepts no liability for inclusion and/or use of NXP Semiconductors products in such equipment or applications and therefore such inclusion and/or use is at the customer's own risk.

**Applications** — Applications that are described herein for any of these products are for illustrative purposes only. NXP Semiconductors makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification.

Customers are responsible for the design and operation of their applications and products using NXP Semiconductors products, and NXP Semiconductors accepts no liability for any assistance with applications or customer product design. It is customer's sole responsibility to determine whether the NXP Semiconductors product is suitable and fit for the customer's applications and products planned, as well as for the planned application and use of customer's third party customer(s). Customers should provide appropriate design and operating safeguards to minimize the risks associated with their applications and products.

NXP Semiconductors does not accept any liability related to any default, damage, costs or problem which is based on any weakness or default in the customer's applications or products, or the application or use by customer's third party customer(s). Customer is responsible for doing all necessary testing for the customer's applications and products using NXP Semiconductors products in order to avoid a default of the applications and the products or of the application or use by customer's third party customer(s). NXP does not accept any liability in this respect.

Limiting values — Stress above one or more limiting values (as defined in the Absolute Maximum Ratings System of IEC 60134) will cause permanent damage to the device. Limiting values are stress ratings only and (proper) operation of the device at these or any other conditions above those given in the Recommended operating conditions section (if present) or the Characteristics sections of this document is not warranted. Constant or repeated exposure to limiting values will permanently and irreversibly affect the quality and reliability of the device.

Terms and conditions of commercial sale — NXP Semiconductors products are sold subject to the general terms and conditions of commercial sale, as published at <a href="http://www.nxp.com/profile/terms">http://www.nxp.com/profile/terms</a>, unless otherwise agreed in a valid written individual agreement. In case an individual agreement is concluded only the terms and conditions of the respective agreement shall apply. NXP Semiconductors hereby expressly objects to applying the customer's general terms and conditions with regard to the purchase of NXP Semiconductors products by customer.

**No offer to sell or license** — Nothing in this document may be interpreted or construed as an offer to sell products that is open for acceptance or the grant, conveyance or implication of any license under any copyrights, patents or other industrial or intellectual property rights.

**Export control** — This document as well as the item(s) described herein may be subject to export control regulations. Export might require a prior authorization from national authorities.

#### Ultra low capacitance ESD protection array

Notice: All referenced brands, product names, service names and trademarks

14.4 Trademarks

are the property of their respective owners.

**Quick reference data** — The Quick reference data is an extract of the product data given in the Limiting values and Characteristics sections of this document, and as such is not complete, exhaustive or legally binding.

# **15. Contact information**

For more information, please visit: http://www.nxp.com

For sales office addresses, please send an email to: salesaddresses@nxp.com

#### 13 of 14

#### Ultra low capacitance ESD protection array

## 16. Contents

| 1    | Product profile 1         |
|------|---------------------------|
| 1.1  | General description 1     |
| 1.2  | Features and benefits 1   |
| 1.3  | Applications 1            |
| 1.4  | Quick reference data 1    |
| 2    | Pinning information 2     |
| 3    | Ordering information 2    |
| 4    | Marking 2                 |
| 5    | Limiting values 2         |
| 6    | Thermal characteristics 4 |
| 7    | Characteristics 5         |
| 8    | Application information 8 |
| 9    | Test information 8        |
| 9.1  | Quality information 8     |
| 10   | Package outline 9         |
| 11   | Packing information 9     |
| 12   | Soldering 10              |
| 13   | Revision history 11       |
| 14   | Legal information         |
| 14.1 | Data sheet status 12      |
| 14.2 | Definitions 12            |
| 14.3 | Disclaimers               |
| 14.4 | Trademarks 13             |
| 15   | Contact information 13    |
| 16   | Contents 14               |

Please be aware that important notices concerning this document and the product(s) described herein, have been included in section 'Legal information'.

© NXP B.V. 2011.

All rights reserved.

For more information, please visit: http://www.nxp.com For sales office addresses, please send an email to: salesaddresses@nxp.com

Date of release: 28 January 2011 Document identifier: NUP1301U