

■ [Sample &](http://www.ti.com/product/DLPC300?dcmp=dsproject&hqs=sandbuy&#samplebuy)  $\frac{1}{2}$  Buy



**[DLPC300](http://www.ti.com/product/dlpc300?qgpn=dlpc300)**

[Reference](http://www.ti.com/tool/dlp3000-c300ref?dcmp=dsproject&hqs=rd) Design

# **DLPC300 DLP® Digital Controller for the DLP3000 DMD**

**Technical** [Documents](http://www.ti.com/product/DLPC300?dcmp=dsproject&hqs=td&#doctype2)

- <span id="page-0-3"></span>Required for Reliable Operation of the DLP3000 • 3D Metrology DMD • 3D Scanning
- Multi-Mode, 24-Bit Input Port: Factory Automation
	- Supports Parallel RGB With Pixel Clock Up to Fingerprint Identification 33.5 MHz and 3 Input Color Bit-Depth Options: • Fringe Projection
		- 24-Bit RGB888 or 4:4:4 YCrCb888 Industrial In line Inspection
		- 18-Bit RGB666 or 4:4:4 YCrCb666 Robotic Vision
		- 16-Bit RGB565 or 4:2:2 YCrCb565 Stereoscopic Vision
	- Supports 8-Bit BT.656 Bus Mode With Pixel Chemical Sensing
- Clock Up to 33.5 MHz<br>Supports Input Resolutions 608 x 684, 864 x 480, Supports input Resolutions 600  $\times$  604, 604  $\times$  480, • Spectroscopy 854  $\times$  480 (WGA), 320  $\times$  240 exampled Reality (QVGA)<br>
Pattern Input Mode **Canadian Contract Canadian Contract Canadian Contract Canadian Contract Canadian Contract C**<br>
Pattern Input Mode **Canadian Contract Canadian Contract Canadian Contract Canadian**
- <span id="page-0-5"></span>
	- One-to-One Mapping of Input Data to Micromirrors **•** Virtual Gauges
	-
	-
- <span id="page-0-2"></span>
	-
	-
	-
	-
	-
- 
- - I<sup>2</sup>C Control of Device Configuration
	- $-$  Programmable Current Control of up to 3 LEDs
	-
	- DMD Horizontal and Vertical Display Image Flip **Typical Embedded System Block Diagram**
- <span id="page-0-4"></span><span id="page-0-0"></span>• Low-Power Consumption: Less than 93 mW (Typical)
- **External Memory Support:** 
	- 166-MHz Mobile DDR SDRAM
	- 33.3-MHz Serial FLASH
- 176-Pin, 7 × 7 mm With 0.4-mm Pitch NFBGA Package

# <span id="page-0-1"></span>**1 Features 2 Applications**

Tools & **[Software](http://www.ti.com/product/DLPC300?dcmp=dsproject&hqs=sw&#desKit)**  Support & **[Community](http://www.ti.com/product/DLPC300?dcmp=dsproject&hqs=support&#community)** 

22

DLPS023C –JANUARY 2012–REVISED AUGUST 2015

- 
- 
- 
- 
- 
- 
- 
- 
- 
- 
- 
- 
- 
- Pattern Input Mode<br>
 Information Overlay Medical Instruments<br>
 Medical Instruments
	-

– 1-Bit Binary Pattern Rates up to 4000-Hz **3 Description** – 8-Bit Grayscale Pattern Rates up to 120-Hz The DLPC300 controller provides a convenient, multi functional interface between user electronics and the – Supports 1- to 60-Hz Frame Rates – DMD, enabling high-speed pattern rates (up to 4-kHz<br>
Let programmable Degamma - Programmable Degamma<br>- Spatial-Temporal Multiplexing (Dithering)<br>- Spatial-Temporal Multiplexing (Dithering)<br>- Automatic Gain Control<br>- Automatic Gain Control reliable operation of the DLP3000 DMD. The DLPC300 also outputs a trigger signal for – Color Space Conversion Synchronizing displayed patterns with a camera, Output Trigger Signal for Synchronizing With sensor, or other peripherals.<br>Camera, Sensor, or Other Peripherals

#### • System Control: **Device Information[\(1\)](#page-0-0)**



– Integrated DMD Reset Driver Control (1) For all available packages, see the orderable addendum at



**FXAS** 

# **Table of Contents**





# <span id="page-1-0"></span>**4 Revision History**

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

#### Changes from Revision B (July 2013) to Revision C **Page** Page **Page**



#### Changes from Revision A (July 2012) to Revision B **Page**



2 *[Submit Documentation Feedback](http://www.go-dsp.com/forms/techdoc/doc_feedback.htm?litnum=DLPS023C&partnum=DLPC300)* Copyright © 2012–2015, Texas Instruments Incorporated

Copyright © 2012-2015, Texas Instruments Incorporated

#### 

DLPS023C-JANUARY 2012-REVISED AUGUST 2015



#### Changes from Original (January 2012) to Revision A



 $\sim$ 

 $\sim$  $\sim$   $\sim$   $\sim$   $100 \times 100 = 100$ 

 $\mathbf{r}$ 

#### www.ti.com

 $\sim$ 

**XAS** 



**DLPC300** 

Page

**STRUMENTS** 

**EXAS** 

# <span id="page-3-0"></span>**5 Pin Configuration and Functions**



**ZVB Package**

1 2 3 4 5 6 7 8 9 10 11 12 13 14 15

#### **Pin Functions**



(1) Each device connected to the SPI bus must operate from VCC\_FLSH.



## **Pin Functions (continued)**

<span id="page-4-1"></span><span id="page-4-0"></span>

(2) Pixel clock capture edge is software programmable.

VSYNC, HSYNC and data valid polarity is software programmable.

(4) Unused inputs should be pulled down to ground through an external resistor.

(5) PDATA[23:0] bus mapping is pixel-format and source-mode dependent. See later sections for details.

**[DLPC300](http://www.ti.com/product/dlpc300?qgpn=dlpc300)**

DLPS023C –JANUARY 2012–REVISED AUGUST 2015 **[www.ti.com](http://www.ti.com)**

Texas<br>Instruments

# **Pin Functions (continued)**





**[DLPC300](http://www.ti.com/product/dlpc300?qgpn=dlpc300) [www.ti.com](http://www.ti.com)** DLPS023C –JANUARY 2012–REVISED AUGUST 2015

# **Pin Functions (continued)**



**[DLPC300](http://www.ti.com/product/dlpc300?qgpn=dlpc300)** DLPS023C –JANUARY 2012–REVISED AUGUST 2015 **[www.ti.com](http://www.ti.com)**

**ISTRUMENTS** 

Texas

# **Pin Functions (continued)**



(6) All LED PWM signals are forced high when LEDDRV\_ON = 0, SW LED control is disabled, or the sequence stops.



# **Pin Functions (continued)**

<span id="page-8-0"></span>

**[DLPC300](http://www.ti.com/product/dlpc300?qgpn=dlpc300)** DLPS023C –JANUARY 2012–REVISED AUGUST 2015 **[www.ti.com](http://www.ti.com)**

**ISTRUMENTS** 

**EXAS** 

# **Pin Functions (continued)**

<span id="page-9-0"></span>

# **Pin Functions — Power and Ground(1)**

<span id="page-9-2"></span><span id="page-9-1"></span>

(1) 132 total signal I/O pins, 38 total power/ground pins, 7 total reserved pins



# <span id="page-10-0"></span>**6 Specifications**

# <span id="page-10-1"></span>**6.1 Absolute Maximum Ratings**

over operating free-air temperature (unless otherwise noted).<sup>(1)</sup>



(1) Stresses beyond those listed under *Absolute Maximum Ratings* may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under *[Recommended](#page-10-3) [Operating Conditions](#page-10-3)*. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

(2) All voltages referenced to VSS (ground).

### <span id="page-10-2"></span>**6.2 ESD Ratings**



(1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

(2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

### <span id="page-10-3"></span>**6.3 Recommended Operating Conditions**

over operating free-air temperature range (unless otherwise noted). The functional performance of the device specified in this data sheet is achieved when operating the device by the Recommended Operating Conditions. No level of performance is implied when operating the device above or below the recommended operating conditions limits.



(1) VCCIO represents the actual supply voltage applied to the corresponding I/O.

#### **[DLPC300](http://www.ti.com/product/dlpc300?qgpn=dlpc300)**

DLPS023C –JANUARY 2012–REVISED AUGUST 2015 **[www.ti.com](http://www.ti.com)**

**ISTRUMENTS** 

**EXAS** 

### <span id="page-11-0"></span>**6.4 Thermal Information**



(1) For more information about traditional and new thermal metrics, see the *Semiconductor and IC Package Thermal Metrics* application report, [SPRA953.](http://www.ti.com/lit/pdf/spra953)

#### <span id="page-11-1"></span>**6.5 I/O Electrical Characteristics**

Voltage and current characteristics for each I/O type signal listed in *[Pin Configuration and Functions](#page-3-0)*. All inputs and outputs are LVCMOS.



# <span id="page-12-0"></span>**6.6 Crystal Port Electrical Characteristics**



## <span id="page-12-1"></span>**6.7 Power Consumption**

assumes the transfer of a 12 × 6 checkerboard image in 864 × 480 land scape mode at periodic 30 frames per second over the parallel RGB interface at  $25^{\circ}C^{(1)}$ 



(1) This table lists the typical current and power consumption of the individual supplies. Note that VCC\_FLSH power is 0 because the serial flash is only accessed upon device configuration and not during normal operation.

# <span id="page-12-2"></span>**6.8 I<sup>2</sup>C Interface Timing Requirements**

<span id="page-12-3"></span>

**TRUMENTS** 

EXAS

# <span id="page-13-0"></span>**6.9 Parallel Interface Frame Timing Requirements**



(1) The programmable parameter *Vertical Sync Line Delay* (I2C: 0x23) must be set such that: 6 – *Vertical Front Porch (tp\_vfp)* (min 0) ≤ Vertical Sync Line Delay ≤ Vertical Back Porch (t<sub>p\_vbp</sub>) – 2 (max 15). The default value for Vertical Sync Line Delay is set to 5; thus, only<br>a Vertical Back Porch less than 7 requires potential action.

(2) Total horizontal blanking is driven by the maximum line rate for a given source, which is a function of resolution and orientation. See *[Parallel I/F Maximum Supported Horizontal Line Rate](#page-14-0)* for the maximum line rate for each source/display combination. t<sub>p\_thb</sub> = Roundup[(1000 ×  $f_{\text{clock}}$ ) LR] – APPL where  $f_{\text{clock}} =$  Pixel clock rate in MHz, LR = Line rate in kHz, and APPL is the number of active pixels per (horizontal) line. If  $t_{p_\text{Lthb}}$  is calculated to be less than  $t_{p_\text{Lhbp}} + t_{p_\text{Lhfp}}$ , then the pixel clock rate is too low or the line rate is too high and one or both must be adjusted.

## <span id="page-13-1"></span>**6.10 Parallel Interface General Timing Requirements**



(1) Clock jitter (in ns) should be calculated using this formula: Jitter =  $[1 / f_{clock} - 28.35$  ns]. Setup and hold times must be met during clock jitter.

(2) The active (capture) edge of PCLK for HSYNC, DATEN, and PDATA(23:0) is software programmable, but defaults to the rising edge.<br>(3) See Figure 3.

See [Figure 3.](#page-18-0)



#### <span id="page-14-0"></span>**6.11 Parallel I/F Maximum Supported Horizontal Line Rate**

(1) See the *DLPC300 Software Programmer's Guide* ([DLPU004](http://www.ti.com/lit/pdf/dlpu004)) to invoke the appropriate input and output resolutions.

(2) NTSC and PAL are assumed to be interlaced sources.

# <span id="page-14-1"></span>**6.12 BT.565 I/F General Timing Requirements**

The DLPC300 controller input interface supports the industry standard BT.656 parallel video interface. See the appropriate ITU-R BT.656 specification for detailed interface timing requirements.<sup>(1)</sup>

![](_page_14_Picture_222.jpeg)

(1) The BT.656 I/F accepts 8-bit per color, 4:2:2 YCb/Cr data encoded per the industry standard by PDATA(7:0) on the active edge of PCLK (that is, programmable) as shown in [Figure 3.](#page-18-0)

(2) Clock jitter (in ns) should be calculated using this formula: Jitter =  $[1 / f_{\text{clock}} - 28.35$  ns]. Setup and hold times must be met during clock jitter.

# <span id="page-15-0"></span>**6.13 Flash Interface Timing Requirements**

see (1) (2)

![](_page_15_Picture_315.jpeg)

(1) Standard SPI protocol is to transmit data on the falling edge of SPICLK and to capture data on the rising edge. The DLPC300 does transmit data on the falling edge, but it also captures data on the falling edge rather than the rising edge. This provides support for SPI devices with long clock-to-Q timing. DLPC300 hold capture timing has been set to facilitate reliable operation with standard external SPI protocol devices.

(2) With the above output timing, DLPC300 provides the external SPI device 14-ns input setup and 14-ns input hold relative to the rising edge of SPICLK.

(3) This range includes the 200 ppm of the external oscillator (but no jitter).

# <span id="page-15-1"></span>**6.14 DMD Interface Timing Requirements**

The DLPC300 controller DMD interface consists of a 76.19-MHz (nominal) DDR output-only interface with LVCMOS signaling.<sup>(1)</sup>

![](_page_15_Picture_316.jpeg)

(1) Assumes a 30-Ω series termination for all DMD interface signals

(2) This range includes the 200 ppm of the external oscillator (but no jitter).<br>(3) Assumes minimum DMD setup time  $= 1$  ns and minimum DMD hold time

(3) Assumes minimum DMD setup time  $= 1$  ns and minimum DMD hold time  $= 1$  ns (4) Output setup/hold numbers already account for controller clock jitter. Only routing (4) Output setup/hold numbers already account for controller clock jitter. Only routing skew and DMD setup/hold need be considered in

system timing analysis. (5) Assumes DMD data routing skew = 0.1 ns max

![](_page_16_Picture_0.jpeg)

# <span id="page-16-0"></span>**6.15 Mobile Dual Data Rate (mDDR) Memory Interface Timing Requirements**

see (1) (2) (3)

![](_page_16_Picture_246.jpeg)

(1) This includes the 200 ppm of the external oscillator (but no jitter).<br>(2) Output setup/hold numbers already account for controller clock jit

(2) Output setup/hold numbers already account for controller clock jitter. Only routing skew and memory setup/hold must be considered in system timing analysis.

(3) Assumes a 30-Ω series termination on all signal lines

(4) CK and DQS pulse duration specifications for the DLPC300 assume it is interfacing to a 166-MHz mDDR device. Even though these memories are only operated at 133.33 MHz, according to memory vendors, the rated  $t_{CK}$  specification (that is, 6 ns) can be applied to determine minimum CK and DQS pulse duration requirements to the memory.

(5) Note that DQS must be within the  $t_{DOSRS}$  read data-skew window, but need not be centered.

#### <span id="page-16-1"></span>**6.16 JTAG Interface: I/O Boundary Scan Application Switching Characteristics**

![](_page_16_Picture_247.jpeg)

(1) Switching characteristics over *[Recommended Operating Conditions](#page-10-3)*, C<sup>L</sup> (minimum timing) = 5 pF, C<sup>L</sup> (maximum timing) = 85 pF (unless otherwise noted).

![](_page_17_Picture_1.jpeg)

![](_page_17_Figure_3.jpeg)

#### **SDA LOAD CONFIGURATION**

![](_page_17_Figure_5.jpeg)

![](_page_17_Picture_305.jpeg)

A.  $C_L$  includes probe and jig capacitance.

**Figure 1. I<sup>2</sup>C Interface Load Circuit and Voltage Waveforms**

![](_page_18_Picture_0.jpeg)

<span id="page-18-1"></span>![](_page_18_Figure_2.jpeg)

<span id="page-18-0"></span>**Figure 4. Flash Interface Timing**

![](_page_19_Figure_3.jpeg)

![](_page_19_Figure_4.jpeg)

![](_page_20_Picture_0.jpeg)

<span id="page-20-1"></span>![](_page_20_Figure_2.jpeg)

<span id="page-20-0"></span>**mDDR Memory Read Data Timing Figure 7. mDDR Memory Interface Timing**

![](_page_21_Picture_1.jpeg)

# <span id="page-21-3"></span>**7 Detailed Description**

## <span id="page-21-0"></span>**7.1 Overview**

In DLP-based solutions, image data is 100% digital from the DLPC300 input port to the image on the DMD. The image stays in digital form and is never converted into an analog signal. The DLPC300 processes the digital input image and converts the data into a format needed by the DLP3000. The DLP3000 then steers light by using binary pulse-width-modulation (PWM) for each pixel mirror. Refer to the DLP3000 data sheet ([DLPS022](http://www.ti.com/lit/pdf/DLPS022)) for further details.

[Figure 8](#page-21-4) shows the DLPC300 functional block diagram. As part of the pixel processing functions, the DLPC300 offers format conversion functions: chroma interpolation for 4:2:2 and 4:4:4, color-space conversion, and gamma correction. The DLPC300 also offers several image-enhancement functions: programmable degamma, automatic gain control, and image resizing. Additionally, the DLPC300 offers an artifact migration function through spatialtemporal multiplexing (dithering). Finally, the DLPC300 offers the necessary functions to format the input data to the DMD. The pixel processing functions allow the DLPC300 and DLP3000 to support a wide variety of resolutions including NTSC, PAL, QVGA, QWVGA, VGA, and WVGA. The pixel processing functions can be optionally bypassed with the native 608 × 684 pixel resolution.

## <span id="page-21-1"></span>**7.2 Functional Block Diagram**

![](_page_21_Figure_8.jpeg)

**Figure 8. DLPC300 Functional Block Diagram**

# <span id="page-21-4"></span><span id="page-21-2"></span>**7.3 Feature Description**

When accurate pattern display is needed, the native  $608 \times 684$  input resolution pattern has a one-to-one association with the corresponding micromirror on the DLP3000. The DLPC300 enables high-speed display of these patterns: up to 1440 Hz for binary (1-bit) patterns and up to 120 Hz for 8-bit patterns. This functionality is well-suited for techniques such as structured light, rapid manufacturing, or digital exposure.

The DLPC300 takes as input 16-, 18-, or 24-bit RGB data at up to 60-Hz frame rate. This frame rate is composed of three colors (red, green, and blue) with each color equally divided in the 60-Hz frame rate. Thus, each color has a 5.55-ms time slot allocated. Because each color has 5-, 6-, or 8-bit depth, each color time slot is further divided into bit-planes. A bit-plane is the 2-D arrangement of one-bit extracted from all the pixels in the full color 2D image. See [Figure 9.](#page-22-3)

![](_page_22_Picture_0.jpeg)

#### **Feature Description (continued)**

![](_page_22_Figure_4.jpeg)

**Figure 9. Bit Slices**

<span id="page-22-3"></span>The length of each bit-plane in the time slot is weighted by the corresponding power of 2 of its binary representation. This provides a binary pulse-width modulation of the image. For example, a 24-bit RGB input has three colors with 8-bit depth each. Each color time slot is divided into 8 bit-planes, with the sum of all bit planes in the time slot equal to 256. See [Figure 10](#page-22-4) for an illustration of this partition of the bits in a frame.

![](_page_22_Figure_7.jpeg)

**Figure 10. Bit Partition in a Frame for an 8-Bit Color**

<span id="page-22-4"></span>Therefore, a single video frame is composed of a series of bit-planes. Because the DMD mirrors can be either on or off, an image is created by turning on the mirrors corresponding to the bit set in a bit-plane. With the binary pulse-width modulation, the intensity level of the color is reproduced by controlling the amount of time the mirror is on. For a 24-bit RGB frame, the DLPC300 creates 24 bit planes, stores them on the mDDR, and sends them to the DLP3000 DMD, one bit-plane at a time. Depending on the bit weight of the bit-plane, the DLPC300 controls the time this bit-plane is exposed to light, controlling the intensity of the bit-plane. To improve image quality in video frames, these bit-planes, time slots, and color frames are intertwined and interleaved with spatialtemporal algorithms by the DLPC300. In external video mode, the controller applies non-linear gamma correction.

### <span id="page-22-1"></span><span id="page-22-0"></span>**7.4 Device Functional Modes**

For applications where image enhancement is not desired, the video processing algorithms can be bypassed and replaced with a specific set of bit-planes. The bit-depth of the pattern is then allocated into the corresponding time slots. Furthermore, an output trigger signal is also synchronized with these time slots to indicate when the image is displayed. For structured light applications, this mechanism provides the capability to display a set of patterns and signal a camera to capture these patterns overlaid on an object. In this structured light mode, the controller applies linear gamma correction.

<span id="page-22-2"></span>[Figure 11](#page-23-0) shows the bit planes and corresponding output triggers for 3-bit, 6-bit, and 12-bit RGB. [Table 1](#page-23-1) shows the allowed pattern combinations in relation to the bit depth of the pattern.

Texas **NSTRUMENTS** 

## **Device Functional Modes (continued)**

![](_page_23_Figure_4.jpeg)

### **Figure 11. Bit Planes and Output Trigger for 3-, 6-, and 12-Bit RGB Input**

<span id="page-23-1"></span><span id="page-23-0"></span>![](_page_23_Picture_167.jpeg)

#### **Table 1. Allowed Pattern Combinations**

### **7.4.1 Configuration Control**

The primary configuration control mechanism for the DLPC300 is the I<sup>2</sup>C interface. See the *DLPC300 Software Programmer's Guide* [\(DLPU004\)](http://www.ti.com/lit/pdf/dlpu004) for details on how to configure and control the DLPC300.

### **7.4.2 Parallel Bus Interface**

Parallel bus interface supports six data transfer formats:

• 16-bit RGB565

![](_page_24_Picture_0.jpeg)

- 18-bit RGB666
- 18-bit 4:4:4 YCrCb666
- 24-bit RGB888
- 24-bit 4:4:4 YCrCb888
- 16-bit 4:2:2 YCrCb (standard sampling assumed to be Y0Cb0, Y1Cr0, Y2Cb2, Y3Cr2, Y4Cb4, Y5Cr4, …)

[Figure 12](#page-24-0) shows the required PDATA(23:0) bus mapping for these six data transfer formats.

#### **Parallel Bus Mode – RGB 4:4:4 Source**

![](_page_24_Picture_770.jpeg)

BusAssignment Mapping PDATA(15:0) of the Input Pixel data bus Data bit mapping on the DLPC300

**PD ATA(17:0) – RGB666 Mapping to RGB888**

![](_page_24_Picture_771.jpeg)

BusAssignment Mapping PDATA(17:0) of the Input Pixel data bus Data bit mapping on the DLPC300

#### **PD ATA(23:0) – RGB888 Mapping**

![](_page_24_Picture_772.jpeg)

Bus Assignment Mapping PDATA(23:0) of the Input Pixel data bus Data bit mapping on the DLPC300

#### **Parallel Bus Mode - YCrCb 4:2:2 Source**

**PD ATA(23:0) – Cr/CbY880 Mapping**

![](_page_24_Picture_773.jpeg)

BusAssignment Mapping PDATA(23:0) of the Input Pixel data bus

Data bit mapping on the pins of the DLPC300

#### **Figure 12. PDATA Bus – Parallel I/F Mode Bit Mapping**

<span id="page-24-0"></span>The parallel bus interface complies with the standard graphics interface protocol, which includes a vertical sync signal (VSYNC), horizontal sync signal (HSYNC), optional data-valid signal (DATAEN), a 24-bit data bus (PDATA), and a pixel clock (PCLK). The polarities of both syncs are programmable, as is the active edge of the clock. [Figure 2](#page-18-1) shows the relationship of these signals. The data-valid signal (DATAEN) is optional, in that the DLPC300 provides auto-framing parameters that can be programmed to define the data-valid window, based on pixel and line counting relative to the horizontal and vertical syncs.

#### **7.4.3 BT.656 Interface**

BT.656 data bits should be mapped to the DLPC300 PDATA bus as shown in [Figure 13.](#page-24-1)

<span id="page-24-1"></span>![](_page_24_Figure_27.jpeg)

### **Figure 13. PDATA Bus – BT.656 I/F Mode Bit Mapping**

![](_page_25_Picture_1.jpeg)

# <span id="page-25-0"></span>**8 Application and Implementation**

#### **NOTE**

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

#### <span id="page-25-1"></span>**8.1 Application Information**

The DLPC300 controller enables integration of the DLP3000 WVGA chipset into small-form-factor and low-cost light steering applications. Example end equipments for the 0.3 WVGA chipset include 3D scanning or metrology systems with structured light, interactive displays, chemical analyzers, medical instruments, and other end equipments requiring spatial light modulation (or light steering and patterning).

#### <span id="page-25-2"></span>**8.2 Typical Application**

The DLPC300 is one of the two devices in the DLP3000 WVGA chipset (see [Figure 14](#page-25-3)). The other device is the DLP3000 DMD. For proper operation of the chipset, the DLPC300 requires a serial flash device with configuration information. This information is loaded after RESET is released. The configuration information is available for download from the [DLPR300](http://www.ti.com/tool/dlpr300) product folder.

![](_page_25_Figure_10.jpeg)

**Figure 14. Chipset Block Diagram**

#### <span id="page-25-3"></span>**8.2.1 Design Requirements**

The DLP3000 WVGA chipset consists of two individual components:

- [DLP3000](http://www.ti.com/lit/pdf/dlps022) 0.3 WVGA series 220 DMD
- DLPC300 DLP3000 controller
- 

![](_page_26_Picture_0.jpeg)

#### **Typical Application (continued)**

Plus two additional components:

- SPI serial configuration flash loaded with the DLPC300 Configuration and Support Firmware
- Mobile DDR SDRAM

Detailed specifications for the components can be found in the individual component data sheets.

[Figure 14](#page-25-3) illustrates the connectivity between the individual components in the chipset, which include the following internal chipset interfaces:

- DLPC300 to DLP3000 data and control interface (DMD pattern data)
- DLPC300 to DLP3000 micromirror array reset control interface
- DLPC300 to mobile DDR SDRAM
- DLPC300 to SPI serial flash

[Figure 15](#page-31-1) illustrates the connectivity between the chipset and other key system-level components, which include the following external chipset interfaces:

- Data Interface, consisting of:
	- 24-bit data bus (PDATA[23:0])
	- Vertical sync signal (VSYNC)
	- Horizontal sync signal (HSYNC)
	- Data valid signal (DATAEN)
	- Data clock signal (PCLK)
	- Data mask (PDM)
- Control Interface, consisting of:
	- $-$  I<sup>2</sup>C signals (SCL and SDA)
	- Park signal (PARK)
	- Reset signal (RESET)
	- Oscillator signals (PLL\_REFCLK)
	- Mobile DDR SDRAM interface (mDDR)
	- Serial configuration flash interface
	- Illumination driver control interface

### **8.2.2 Detailed Design Procedure**

#### *8.2.2.1 System Input Interfaces*

The DLP3000 WVGA Chipset supports a single 24-bit parallel RGB interface for data transfers from another device. The system input also requires that proper configuration of the PARK and RESETinputs to ensure reliable operation.

See *[Specifications](#page-10-0)* for further details on each of the following interfaces.

#### **8.2.2.1.1 Control Interface**

The DLP3000 WVGA chipset supports  $I^2C$  commands to control its operation. The control interface allows another master processor to send commands to the DLP3000 WVGA chipset to configure the chipset, query system status or perform real-time operations, such as set the LED drive current or display splash screens stored in serial flash memory. The DLPC300 offers two different slave addresses. The I2C\_ADDR\_SEL pin provides the ability to select an alternate set of 7-bit I<sup>2</sup>C slave address. If I2C\_ADDR\_SEL is low, then the DLPC300 slave address is 1Bh. If I2C-ADDR\_SEL pin is high, then the DLPC300 slave address is 1Dh. See the *DLPC300 Programmer's Guide* [\(DLPU004\)](http://www.ti.com/lit/pdf/dlpu004) for detailed information about these operations.

[Table 2](#page-27-0) provides a description for active signals used by the DLPC300 to support the I<sup>2</sup>C interface.

**STRUMENTS** 

**XAS** 

#### **Table 2. Active Signals – I<sup>2</sup>C Interface**

![](_page_27_Picture_186.jpeg)

#### <span id="page-27-0"></span>*8.2.2.2 Input Data Interface*

The data Interface is a digital video input port with up to 24-bit RGB, and has a nominal I/O voltage of 3.3 V. The data interface also supports a 24-bit BT656 video interface. As shown in [Figure 15](#page-31-1) (system block diagram), the data Interface can be configured to connect to an external processor or a video decoder device through an 8-, 16-, 18-, or 24-bit parallel interface.

<span id="page-27-1"></span>[Table 3](#page-27-1) provides a description of the signals associated with the data interface.

![](_page_27_Picture_187.jpeg)

#### **Table 3. Active Signals – Data Interface**

Maximum and minimum input timing specifications are provided in *[Parallel Interface Frame Timing Requirements](#page-13-0)* and *[Parallel Interface General Timing Requirements](#page-13-1)*. The mapping of the red-, green-, and blue-channel data bits is shown in [Figure 12](#page-24-0).

#### *8.2.2.3 System Output Interfaces*

There are two primary output interfaces: illumination driver control interface and sync outputs.

#### **8.2.2.3.1 Illumination Interface**

An illumination interface is provided that supports up to a three (3) channel LED driver.

The illumination interface provides signals that support: LED driver enable, LED enable, LED enable select, and PWM signals to control the LED current.

<span id="page-27-2"></span>[Table 4](#page-27-2) describes the active signals for the illumination interface.

**Table 4. Active Signals – Illumination Interface**

![](_page_28_Picture_0.jpeg)

#### *8.2.2.4 System Support Interfaces*

#### **8.2.2.4.1 Mobile DDR Synchronous Dram (MDDR)**

The DLP3000 WVGA chipset relies on the use of mobile DDR SDRAM to store DMD formatted patterns. The SDRAM interface is a 16-bit wide bus and nominally operates at a frequency of 166 MHz. The data bus is routed in a point-to-point fashion between the DLPC300 and the mDDR devices, where each data line only makes a single connection between the DLPC300 and the mDDR device.

Listed below are the compatibility requirements for the mDDR:

SDRAM memory Type: Mobile DDR Size: 128 M-bit minimum. DLPC300 can only address 128 Mb . Use of larger memories requires bit A13 to be grounded Organization: N x 16-bits wide with 4 equally sized banks Burst Length: 4 Refresh period: ≥ 64 ms Speed Grade  $t_{CK}$ : 6 ns max  $\mathsf{CAS}\ \mathsf{Latency}\ (\mathsf{C}_\mathsf{L})$ : 3 clocks  $t_{\text{RCD}}$ : 3 clocks  $t_{\text{RP}}$ : 3 clocks

<span id="page-28-2"></span>[Table 5](#page-28-2) describes the signals for the SDRAM interface.

#### **Table 5. Active Signals – Mobile DDR Synchronous Dram (MDDR)**

![](_page_28_Picture_240.jpeg)

[Table 6](#page-28-0) shows the mDDR DRAM devices recommended for use with the DLPC300.

#### **Table 6. Compatible MDDR Dram Device Options(1)(2)**

<span id="page-28-1"></span><span id="page-28-0"></span>![](_page_28_Picture_241.jpeg)

(1) All the SDRAM devices listed have been verified to be compatible with the DLPC300.<br>(2) The DLPC300 does not use partial-array self-refresh or temperature-compensated se

The DLPC300 does not use partial-array self-refresh or temperature-compensated self-refresh options.

(3) These part numbers reflect a Pb-free package.

(4) A 6-ns speed grade corresponds to a 166-MHz mDDR device.

(5) These devices are EOL and should not be used in new designs.

Copyright © 2012–2015, Texas Instruments Incorporated *[Submit Documentation Feedback](http://www.go-dsp.com/forms/techdoc/doc_feedback.htm?litnum=DLPS023C&partnum=DLPC300)* 29

![](_page_29_Picture_205.jpeg)

# **Table 6. Compatible MDDR Dram Device Options[\(1\)\(2\)](#page-29-1) (continued)**

#### <span id="page-29-1"></span>**8.2.2.4.2 Flash Memory Interface**

DLPC300 uses an external 16-Mb SPI serial flash slave memory device for configuration support. The contents of this flash memory can be downloaded from the DLPC300 product folder. The DLPC300 uses a single SPI interface, employing SPI mode 0 protocol, operating at a nominal frequency of 33.3 MHz.

When RESET is released, the DLPC300 reads the contents of the serial flash memory and executes an autoinitialization routine. During this time, INIT\_DONE is set high to indicate auto-initialization is busy. Upon completion of the auto-initialization routine, the DLPC300 sets INIT DONE low to indicate that the autoinitialization routine successfully completed.

<span id="page-29-0"></span>The DLPC300 should support any flash device that is compatible with standard SPI mode 0 protocol and meet the timing requirement shown in *[Flash Interface Timing Requirements](#page-15-0)*. However, the DLPC300 does not support the normal (slow) read opcode, and thus cannot automatically adapt protocol and clock rate based on the electronic signature ID of the flash. The flash instead uses a fixed SPI clock and assumes certain attributes of the flash have been ensured by PCB design. The DLPC300 also assumes the flash supports address auto-incrementing for all read operations. [Table 7](#page-29-2) lists the specific Instruction opcode and timing compatibility requirements for a DLPC300-compatible flash.

#### **Table 7. SPI Flash Instruction Opcode and Timing Compatibility Requirements**

<span id="page-29-2"></span>![](_page_29_Picture_206.jpeg)

The DLPC300 does not have any specific page, block or sector size requirements except that programming through the  $I<sup>2</sup>C$  interface requires the use of page-mode programming. However, if the user would like to dedicate a portion of the serial flash for storing external data (such as calibration data) and access it through the DLPC300's I<sup>2</sup>C interface, then the minimum sector size must be considered, as it drives minimum erase size.

Note that the DLPC300 does not drive the HOLD (active-low hold) or WP (active-low write protect) pins on the flash device, and thus these pins should be tied to a logic high on the PCB by an external pullup.

The DLPC300 supports 1.8-, 2.5-, or 3.3-V serial flash devices. To do so, VCC\_FLSH must be supplied with the corresponding voltage.

<span id="page-29-3"></span>[Table 8](#page-29-3) describes the signals used to support this interface.

#### **Table 8. Active Signals – DLPC300 Serial Configuration Flash Prom**

![](_page_29_Picture_207.jpeg)

![](_page_30_Picture_0.jpeg)

[Table 9](#page-30-0) contains a list of 1.8-, 2.5-, and 3.3-V compatible SPI serial flash devices supported by DLPC300.

<span id="page-30-0"></span>![](_page_30_Picture_218.jpeg)

**Table 9. Compatible SPI Flash Device Options(1)**

(1) All the SPI devices listed have been verified to be compatible with DLPC300.

(2) Lower case *x* is used as a wildcard placeholder and indicates an option that is selectable by the user. Note that the use of an upper case *X* is part of the actual part number.

(3) The flash supply voltage must match VCC\_FLSH on the DLPC300. 1.8-V and 2.5-V SPI device options are limited. Take care when ordering devices to be sure the desired supply voltage is attained, as multiple voltage options are often available under the same base part number.

(4) Maximum supported fast read frequency at the minimum supported supply voltage

#### **8.2.2.4.3 DLPC300 Reference Clock**

The DLPC300 requires a 16.667-MHz 1.8-V external input from an oscillator. This signal is the DLP3000 WVGA chipset reference clock from which the majority of the interfaces derive their timing. This includes mDDR SDRAM, DMD interfaces, and serial interfaces.

See *[Specifications](#page-10-0)* for reference clock specifications.

#### *8.2.2.5 DMD Interfaces*

#### **8.2.2.5.1 DLPC300 to DLP3000 Digital Data**

The DLPC300 provides the DMD pattern data to the DMD over a double data rate (DDR) interface.

<span id="page-30-1"></span>[Table 10](#page-30-1) describes the signals used for this interface.

#### **Table 10. Active Signals – DLPC300 to DLP3000 Digital Data Interface**

![](_page_30_Picture_219.jpeg)

#### **8.2.2.5.2 DLPC300 to DLP3000 Control Interface**

The DLPC300 provides the control data to the DMD over a serial bus.

<span id="page-30-2"></span>[Table 11](#page-30-2) describes the signals used for this interface.

#### **Table 11. Active Signals – DLPC300 to DLP3000 Control Interface**

![](_page_30_Picture_220.jpeg)

#### **8.2.2.5.3 DLPC300 to DLP3000 Micromirror Reset Control Interface**

The DLPC300 controls the micromirror clock pulses in a manner to ensure proper and reliable operation of the DMD.

[Table 12](#page-31-2) describes the signals used for this interface.

![](_page_31_Picture_1.jpeg)

#### **Table 12. Active Signals – DLPC300-to-DLP3000 Micromirror Reset Control Interface**

![](_page_31_Picture_267.jpeg)

#### <span id="page-31-2"></span>*8.2.2.6 Maximum Signal Transition Time*

Unless otherwise noted, 10 ns is the maximum recommended 20% to 80% rise/fall time to avoid input buffer oscillation. This applies to all DLPC300 input signals. However, the PARK input signal includes an additional small digital filter that ignores any input-buffer transitions caused by a slower rise or fall time for up to 150 ns.

### <span id="page-31-0"></span>**8.3 System Examples**

#### **8.3.1 Video Source System Application**

[Figure 15](#page-31-1) shows a typical embedded system application using the DLPC300. In this configuration, the DLPC300 controller supports a 24-bit parallel RGB, typical of LCD interfaces, from the main processor chip. This system supports both still and motion video sources. For this configuration, the controller only supports periodic sources. This is ideal for motion video sources, but can also be used for *still images* by maintaining periodic syncs but only sending a frame of data when needed. The *still image* must be fully contained within a single video frame and meet frame timing constraints. The DLPC300 refreshes the displayed image at the source frame rate and repeats the last active frame for intervals in which no new frame has been received.

![](_page_31_Figure_10.jpeg)

<span id="page-31-1"></span>**Figure 15. Typical Embedded System Block Diagram**

![](_page_32_Picture_0.jpeg)

#### **System Examples (continued)**

#### **8.3.2 High Pattern Rate System With Optional Fpga**

An optional FPGA (see the [DLPR300](http://www.ti.com/tool/dlpr300) software folder) can be added to the system to manage the bit-planes stored in the mDDR. The mDDR accommodates four 608 × 684 images of 24-bit RGB data or 96 bit-planes (24 bit-planes x 4 images). By preloading the mDDR with these bit-planes, faster frame rates can be achieved. The 96 bit-plane buffer is arranged in a circular buffer style, meaning that the last bit-plane addition to the buffer replaces the oldest stored bit-plane. [Figure 16](#page-32-2) shows the overall system with the optional FPGA.

<span id="page-32-0"></span>![](_page_32_Figure_6.jpeg)

![](_page_32_Figure_7.jpeg)

<span id="page-32-2"></span><span id="page-32-1"></span>With this FPGA, the pattern frame rate can be calculated with [Equation 1](#page-32-1).

Pattern rate = 
$$
\frac{1}{(Pattern exposure period) + (Bit plane load time)}
$$
 if [(Number of images) × (Bit depth)] ≤ 24  
Pattern rate = 
$$
\frac{1}{(Pattern exposure + (Bit plane) + (Bit plane) + (Buffer rotate) + (Buffer rotate) + (Super total point)}
$$
; if [(Number of images) × (Bit depth)] > 24

where

Typical first bit plane load time  $= 215 \,\mu s$ 

• Typical buffer rotate overhead = 135 µs (1)

[Table 13](#page-33-0) shows the maximum pattern rate that can be achieved by using a single FPGA internal buffer in continuous mode.

# **Table 13. Maximum Pattern Rate with Optional FPGA**

<span id="page-33-0"></span>![](_page_33_Picture_78.jpeg)

The digital RGB input interface operates at 1.8 V, 2.5 V, or 3.3 V nominal, depending on the VCC\_INTF supply. The SPI flash interface operates at 1.8 V, 2.5 V, or 3.3 V nominal, depending on the VCC\_FLSH supply. The DMD and mDDR interface operates at 1.8 V nominal (VCC18). The core transistors operate at 1 V nominal (VDD10). The analog PLL operates at 1 V nominal (VDD\_PLL).

### EXAS **ISTRUMENTS**

![](_page_34_Picture_0.jpeg)

# <span id="page-34-0"></span>**9 Power Supply Recommendations**

# <span id="page-34-1"></span>**9.1 System Power-Up and Power-Down Sequence**

Although the DLPC300 requires an array of power supply voltages, (for example, VDD, VDD\_PLL, VCC\_18, VCC\_FLSH, VCC\_INTF), there are no restrictions regarding the relative order of power supply sequencing to avoid damaging the DLPC300. This is true for both power-up and power-down scenarios. Similarly, there is no minimum time between powering up or powering down the different supplies feeding the DLPC300. Note, however, that it is not uncommon for there to be power-sequencing requirements for the devices that share the supplies with the DLPC300.

Although there is no risk of damaging the DLPC300 as a result of a given power sequence, from a functional standpoint, there is one specific power-sequencing recommendation to ensure proper operation. In particular, all controller power should be applied and allowed to reach minimum specified voltage levels before RESET is deasserted to ensure proper power-up initialization is performed. All I/O power should remain applied as long as 1-V core power is applied and RESET is deasserted.

Note that when VDD10 core power is applied but I/O power is not applied, additional leakage current may be drawn.

![](_page_34_Figure_8.jpeg)

<span id="page-34-2"></span>![](_page_34_Figure_9.jpeg)

![](_page_35_Picture_1.jpeg)

# **System Power-Up and Power-Down Sequence (continued)**

#### **9.1.1 Power Up Sequence**

To minimize leakage currents and ensure proper operation, apply the following power up sequence. These steps are numbered in green with a circle around the step number in [Figure 17.](#page-34-2)

- 1. Apply power to VDD10 and VDD\_PLL while driving RESET low
- 2. After VDD10 power has reached minimum operating voltage, apply power to VCC18, VCC\_INTF, and VCC\_FLSH
- 3. After VCC18, VCC\_INTF, and VCC\_FLSH have reached minimum operating voltage, wait for the reference clock to stabilize (PLL\_REFCLK). The time for the clock to stabilize depend on the external crystal or oscillator. Refer to the corresponding crystal or oscillator data sheet for appropriate time
- 4. Once the reference clock is stable, release reset to DLPC300 by driving RESET high. GPIO4\_INTF will be driven high by the DLPC300 to indicate that Auto-Initialization is Busy
- 5. Drive PARK high within 500usec after RESET is driven high
- 6. Wait for DLPC300 to drive GPIO4 INTF low ( a minimum of 100 ms) to indicate that the DLPC300 has completed the auto-Initialization and the device is ready to accept I2C commands

### **9.1.2 Power Down Sequence**

To minimize leakage currents and ensure proper operation, apply the following power down sequence. These steps are numbered in red with a square around the step number in [Figure 17.](#page-34-2)

- 1. Drive PARK low. This starts the park sequence which takes a maximum of 500 usec
- 2. Wait a minimum of 500 usec after driving PARK low before driving RESET low
- 3. Wait for DLPC300 to drive DMD\_PWR\_EN low before removing power to VCC\_INTF and VCC\_FLSH
- 4. Wait a minimum of 100 ms after DLPC300 drives DMD\_PWR\_EN low before removing power to VCC18
- 5. Once power has been removed from VCC18, remove power to VDD10 and VDD\_PLL

#### **9.1.3 Additional Power-Up Initialization Sequence Details**

It is assumed that an external power monitor holds the DLPC300 in system reset during power-up. It must do this by driving RESET to a logic-low state. It should continue to assert system reset until all controller voltages have reached minimum specified voltage levels, PARK is asserted high, and input clocks are stable. During this time, most controller outputs are driven to an inactive state and all bidirectional signals are configured as inputs to avoid contention. Controller outputs that are not driven to an inactive state are in the high-impedance state. These include DMD\_PWR\_EN, LEDDVR\_ON, LED\_SEL\_0, LED\_SEL\_1, SPICLK, SPIDOUT, and SPICS0. After power is stable and the PLL\_REFCLK clock input to the DLPC300 is stable, then RESET should be deactivated (set to a logic high). The DLPC300 then performs a power-up initialization routine that first locks its PLL followed by loading self-configuration data from the external flash. On release of RESET, all DLPC300 I/Os become active. Immediately following the release of RESET, the INIT\_BUSY signal is driven high to indicate that the auto-initialization routine is in progress. On completion of the auto-initialization routine, the DLPC300 drives INIT\_BUSY low to signal INITIALIZATION DONE.

<span id="page-35-1"></span><span id="page-35-0"></span>Note that the host processor can start sending standard  $I^2C$  commands after INIT\_BUSY goes low, or a 100-ms timer expires in the host processor, whichever is earlier.

See [Figure 18](#page-36-2) for a visualization of this sequence.

![](_page_36_Picture_0.jpeg)

## **System Power-Up and Power-Down Sequence (continued)**

![](_page_36_Figure_4.jpeg)

**Figure 18. Initialization Timeline**

# <span id="page-36-2"></span><span id="page-36-0"></span>**9.2 System Power I/O State Considerations**

Note that:

- If VCC18 I/O power is applied when VDD10 core power is not applied, then all mDDR (non fail-safe) and nonmDDR (fail-safe) output signals associated with the VCC18 supply are in a high-impedance state.
- If VCC\_INTF or VCC\_FLSH I/O power is applied when VDD10 core power is not applied, then all output signals associated with these inactive I/O supplies are in a high-impedance state.
- If VDD10 core power is applied but VCC\_INTF or VCC\_FLSH I/O power is not applied, then all output signals associated with these inactive I/O supplies are in a high-impedance state.
- If VDD10 core power is applied but VCC18 I/O power is not applied, then all mDDR (non fail-safe) and nonmDDR (fail-safe) output signals associated with the VCC18 I/O supply are in a high-impedance state; however, if driven high externally, only the non-mDDR (fail-safe) output signals remain in a high-impedance state, and the mDDR (non fail-safe) signals are shorted to ground through clamping diodes.

# <span id="page-36-1"></span>**9.3 Power-Good (PARK) Support**

The PARK signal is defined to be an early warning signal that should alert the controller 500 us before dc supply voltages have dropped below specifications. This allows the controller time to park the DMD, ensuring the integrity of future operation. Note that the reference clock should continue to run and RESET should remain deactivated for at least 500 µs after PARK has been deactivated (set to a logic low) to allow the park operation to complete.

# <span id="page-37-0"></span>**10 Layout**

### <span id="page-37-1"></span>**10.1 Layout Guidelines**

#### **10.1.1 Printed Circuit Board Design Guidelines**

<span id="page-37-2"></span>The PCB design may vary depending on system design. [Table 14](#page-37-2) provides general recommendations on the PCB design.

![](_page_37_Picture_212.jpeg)

![](_page_37_Picture_213.jpeg)

#### **10.1.2 Printed Circuit Board Layer Stackup Geometry**

<span id="page-37-3"></span>The PCB layer stack may vary depending on system design. However, careful attention is required in order to meet design considerations listed in the following sections. [Table 15](#page-37-3) provides general guidelines for the mDDR and DMD interface stackup geometry.

![](_page_37_Picture_214.jpeg)

![](_page_37_Picture_215.jpeg)

### **10.1.3 Signal Layers**

The PCB signal layers should follow these recommendations:

- Layer changes should be minimized for single-ended signals.
- Individual differential pairs can be routed on different layers, but the signals of a given pair should not change layers.
- Stubs should be avoided.
- Only voltage or low-frequency signals should be routed on the outer layers, except as noted previously in this document.
- Double data rate signals should be routed first.

### **10.1.4 Routing Constraints**

<span id="page-37-4"></span>In order to meet the specifications listed in [Table 16](#page-37-4) and [Table 17](#page-38-0), typically the PCB designer must route these signals manually (not using automated PCB routing software). In case of length matching requirements, the longer signals should be routed in a serpentine fashion, keeping the number of turns to a minimum and the turn angles no sharper than 45 degrees. Avoid routing long traces all around the PCB.

![](_page_37_Picture_216.jpeg)

![](_page_37_Picture_217.jpeg)

![](_page_38_Picture_0.jpeg)

#### **Table 16. Signal Length Routing Constraints for MDDR and DMD Interfaces (continued)**

![](_page_38_Picture_121.jpeg)

<span id="page-38-0"></span>Each high-speed, single-ended signal must be routed in relation to its reference signal, such that a constant impedance is maintained throughout the routed trace. Avoid sharp turns and layer switching while keeping lengths to a minimum. The following signals should follow these signal matching requirements.

#### **Table 17. High-Speed Signal Matching Requirements for MDDR and DMD Interfaces**

![](_page_38_Picture_122.jpeg)

**[DLPC300](http://www.ti.com/product/dlpc300?qgpn=dlpc300)** DLPS023C –JANUARY 2012–REVISED AUGUST 2015 **[www.ti.com](http://www.ti.com)**

![](_page_39_Picture_1.jpeg)

#### **10.1.5 Termination Requirements**

[Table 18](#page-39-0) lists the termination requirements for the DMD and mDDR interfaces.

<span id="page-39-0"></span>For applications where the routed distance of the mDDR or DMD signal can be kept less than 0.75 inches, then this signal is short enough not to be considered a transmission line and should not need a series terminating resistor.

#### **Table 18. Termination Requirements for MDDR and DMD Interfaces**

![](_page_39_Picture_224.jpeg)

#### **10.1.6 PLL**

The DLPC300 contains one internal PLL that has a dedicated analog supply (VDD\_PLL, VSS\_PLL). As a minimum, the VDD, PLL power and VSS, PLL ground pins should be isolated using an RC-filter consisting of two 50-Ω series ferrites and two shunt capacitors (to widen the spectrum of noise absorption). TI recommends that one capacitor be a 0.1-µF capacitor and the other be a 0.01-µF capacitor. All four components should be placed as close to the controller as possible, but it is especially important to keep the leads of the high-frequency capacitors as short as possible. Note that both capacitors should be connected across VDD\_PLL and VSS\_PLL on the controller side of the ferrites.

The PCB layout is critical to PLL performance. It is vital that the quiet ground and power are treated like analog signals. Therefore, VDD, PLL must be a single trace from the DLPC300 to both capacitors and then through the series ferrites to the power source. The power and ground traces should be as short as possible, parallel to each other and as close as possible to each other. See [Figure 20](#page-42-0).

#### **10.1.7 General Handling Guidelines for Unused CMOS-Type Pins**

To avoid potentially damaging current caused by floating CMOS input-only pins, TI recommends that unused controller input pins be tied through a pullup resistor to its associated power supply or through a pulldown to ground. For controller inputs with internal pullup or pulldown resistors, it is unnecessary to add an external pullup/pulldown unless specifically recommended. Note that internal pullup and pulldown resistors are weak and should not be expected to drive the external line. The DLPC300 implements very few internal resistors and these are noted in the pin list.

Unused output-only pins can be left open.

When possible, TI recommends that unused bidirectional I/O pins be configured to their output state such that the pin can be left open. If this control is not available and the pins may become an input, then they should be pulled up (or pulled down) using an appropriate resistor.

#### **10.1.8 Hot-Plug Usage**

Note that the DLPC300 provides fail-safe I/O on all host-interface signals (signals powered by VCC\_INTF). This allows these inputs to be driven high even when no I/O power is applied. Under this condition, the DLPC300 does not load the input signal nor draw excessive current that could degrade controller reliability. Thus, for example, the I<sup>2</sup>C bus from the host to other components would not be affected by powering off VCC\_INTF to the DLPC300. Note that TI recommends weak pullups or pulldowns on signals feeding back to the host to avoid floating inputs.

![](_page_40_Picture_0.jpeg)

#### **10.1.9 External Clock Input Crystal Oscillator**

The DLPC300 requires an external reference clock to feed its internal PLL. This reference may be supplied via a crystal or oscillator. The DLPC300 accepts a reference clock of 16.667 MHz with a maximum frequency variation of 200 ppm (including aging, temperature, and trim component variation). When a crystal is used, several discrete components are also required as shown in [Figure 19.](#page-40-0)

![](_page_40_Figure_5.jpeg)

- A. CL = Crystal load capacitance (Farads)
- B.  $CL1 = 2 \times (CL Cstray\_pII\_refclk\_i)$
- C.  $CL2 = 2 \times (CL Cstray\_pII\_refclk\_o)$
- D. Where
	- Cstray  $p$ ll refclk  $i =$  Sum of package and PCB stray capacitance at the crystal pin associated with the ASIC pin pll\_refclk\_i.
	- Cstray\_pll\_refclk\_o = Sum of package and PCB stray capacitance at the crystal pin associated with the ASIC pin pll\_refclk\_o.

#### **Figure 19. Recommended Crystal Oscillator Configuration**

<span id="page-40-0"></span>If an external oscillator is used, then the oscillator output must drive the PLL\_REFCLK\_I pin on the DLPC300 controller, and the PLL\_REFCLK\_O pins should be left unconnected. The benefit of an oscillator is that it can be made to provide a spread-spectrum clock that reduces EMI. However, the DLPC300 can only accept between 0% to –2% spreading (that is, down spreading only) with a modulation frequency between 20 and 65 kHz and a triangular waveform.

Similar to the crystal option, the oscillator input frequency is limited to 16.667 MHz.

It is assumed that the external crystal or oscillator stabilizes within 50 ms after stable power is applied.

[Table 19](#page-40-1) contains the recommended crystal configuration parameters.

![](_page_40_Picture_220.jpeg)

<span id="page-40-1"></span>![](_page_40_Picture_221.jpeg)

**[DLPC300](http://www.ti.com/product/dlpc300?qgpn=dlpc300)** DLPS023C –JANUARY 2012–REVISED AUGUST 2015 **[www.ti.com](http://www.ti.com)**

![](_page_41_Picture_1.jpeg)

# <span id="page-41-0"></span>**10.2 Layout Example**

A complete schematic and layout example is provided in the [DLP 0.3 WVGA Chipset Reference Design](http://www.ti.com/tool/dlp3000-c300ref), which is implemented in the DLP LightCrafter EVM. The PCB stack up for this design can be seen in [Table 20.](#page-41-1)

<span id="page-41-1"></span>![](_page_41_Picture_147.jpeg)

#### **Table 20. Driver Board PCB Stackup and Impedance(1)**

(1) Total thickness =  $46.82$  mil; Total thickness =  $1.19$  mm

![](_page_42_Picture_0.jpeg)

![](_page_42_Figure_3.jpeg)

<span id="page-42-0"></span>**Figure 20. PLL Filter Layout**

![](_page_43_Picture_1.jpeg)

![](_page_43_Figure_3.jpeg)

**Figure 21. Top Board Layer**

![](_page_43_Picture_5.jpeg)

**Figure 22. Internal Layer**

![](_page_44_Picture_0.jpeg)

![](_page_44_Picture_1.jpeg)

![](_page_44_Figure_3.jpeg)

**Figure 23. Bottom Board Layer**

# <span id="page-44-0"></span>**10.3 Thermal Considerations**

The underlying thermal limitation for the DLPC300 is that the maximum operating junction temperature (T<sub>J</sub>) not be exceeded (see *[Recommended Operating Conditions](#page-10-3)*). This temperature depends on operating ambient temperature, airflow, PCB design (including the component layout density and the amount of copper used), power dissipation of the DLPC300, and power dissipation of surrounding components. The DLPC300 package is designed primarily to extract heat through the power and ground planes of the PCB. Thus, copper content and airflow over the PCB are important factors.

# **TRUMENTS**

# <span id="page-45-0"></span>**11 Device and Documentation Support**

### <span id="page-45-1"></span>**11.1 Device Support**

#### **11.1.1 Third-Party Products Disclaimer**

TI'S PUBLICATION OF INFORMATION REGARDING THIRD-PARTY PRODUCTS OR SERVICES DOES NOT CONSTITUTE AN ENDORSEMENT REGARDING THE SUITABILITY OF SUCH PRODUCTS OR SERVICES OR A WARRANTY, REPRESENTATION OR ENDORSEMENT OF SUCH PRODUCTS OR SERVICES, EITHER ALONE OR IN COMBINATION WITH ANY TI PRODUCT OR SERVICE.

#### **11.1.2 Device Nomenclature**

[Figure 24](#page-45-2) provides a legend for reading the complete device name for any DLP device.

![](_page_45_Figure_8.jpeg)

**Figure 24. Device Nomenclature**

#### <span id="page-45-2"></span>**11.1.3 Device Marking**

The device marking consists of the fields shown in [Figure 25](#page-45-3).

<span id="page-45-3"></span>![](_page_45_Figure_12.jpeg)

![](_page_46_Picture_0.jpeg)

#### <span id="page-46-0"></span>**11.2 Documentation Support**

#### **11.2.1 Related Documentation**

- *DLP3000 0.3 WVGA Series 220 DMD* data sheet, [DLPS022](http://www.ti.com/lit/pdf/DLPS022)
- *DLPC300 Programmer's Guide*, [DLPU004](http://www.ti.com/lit/pdf/DLPU004)
- DLP® [0.3 WVGA Chipset Reference Design](http://www.ti.com/tool/dlp3000-c300ref)

#### <span id="page-46-1"></span>**11.3 Community Resources**

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's [Terms of](http://www.ti.com/corp/docs/legal/termsofuse.shtml) [Use.](http://www.ti.com/corp/docs/legal/termsofuse.shtml)

**[TI E2E™ Online Community](http://e2e.ti.com)** *TI's Engineer-to-Engineer (E2E) Community.* Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**[Design Support](http://support.ti.com/)** *TI's Design Support* Quickly find helpful E2E forums along with design support tools and contact information for technical support.

### <span id="page-46-2"></span>**11.4 Trademarks**

E2E is a trademark of Texas Instruments. DLP is a registered trademark of Texas Instruments. All other trademarks are the property of their respective owners.

#### <span id="page-46-3"></span>**11.5 Electrostatic Discharge Caution**

![](_page_46_Picture_15.jpeg)

These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

### <span id="page-46-4"></span>**11.6 Glossary**

[SLYZ022](http://www.ti.com/lit/pdf/SLYZ022) — *TI Glossary*.

This glossary lists and explains terms, acronyms, and definitions.

# <span id="page-46-5"></span>**12 Mechanical, Packaging, and Orderable Information**

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

![](_page_47_Picture_0.jpeg)

# **PACKAGING INFORMATION**

![](_page_47_Picture_207.jpeg)

**(1)** The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

**LIFEBUY:** TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

**NRND:** Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

**RoHS Exempt:** TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

**(3)** MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

**(4)** There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

**(5)** Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

**(6)** Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

![](_page_48_Picture_1.jpeg)

# **PACKAGE OUTLINE**

# **ZVB0176A NFBGA - 1 mm max height**

PLASTIC BALL GRID ARRAY

![](_page_48_Figure_5.jpeg)

NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.

![](_page_48_Picture_9.jpeg)

# **EXAMPLE BOARD LAYOUT**

# **ZVB0176A NFBGA - 1 mm max height**

PLASTIC BALL GRID ARRAY

![](_page_49_Figure_4.jpeg)

NOTES: (continued)

3. Final dimensions may vary due to manufacturing tolerance considerations and also routing constraints. For information, see Texas Instruments literature number SPRAA99 (www.ti.com/lit/spraa99).

![](_page_49_Picture_7.jpeg)

# **EXAMPLE STENCIL DESIGN**

# **ZVB0176A NFBGA - 1 mm max height**

PLASTIC BALL GRID ARRAY

![](_page_50_Figure_4.jpeg)

NOTES: (continued)

4. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release.

![](_page_50_Picture_7.jpeg)

# **IMPORTANT NOTICE AND DISCLAIMER**

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to [TI's Terms of Sale](https://www.ti.com/legal/terms-conditions/terms-of-sale.html) or other applicable terms available either on [ti.com](https://www.ti.com) or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2023, Texas Instruments Incorporated