

# S-8224A/B Series

# BATTERY PROTECTION IC FOR 2-SERIAL TO 4-SERIAL CELL PACK (SECONDARY PROTECTION)

www.ablic.com

© ABLIC Inc., 2017-2023 Rev.1.4\_00

The S-8224A/B Series is used for secondary protection of lithium-ion rechargeable batteries, and incorporates high-accuracy voltage detection circuits and delay circuits.

Short-circuits between cells accommodate series connection of two cells to four cells.

The S-8224B Series limits its CO pin output voltage to 11.5 V max., so a FET with the gate withstand voltage of 12 V can be used.

#### ■ Features

· High-accuracy voltage detection circuit for each cell

Overcharge detection voltage n (n = 1 to 4)

3.600 V to 4.700 V (50 mV step) Accuracy  $\pm 20$  mV (Ta =  $\pm 25$ °C)

Accuracy  $\pm 25$  mV (Ta =  $-10^{\circ}$ C to  $+60^{\circ}$ C)

Overcharge hysteresis voltage n (n = 1 to 4)\*1

0.0 mV to -550 mV (50 mV step)

0.0 mV Accuracy –25 mV to +20 mV

Delay times for overcharge detection are generated only by an internal circuit (external capacitors are unnecessary)

Overcharge detection delay time is selectable: 1 s, 2 s, 4 s, 6 s, 8 s

Overcharge release delay time is selectable: 2 ms, 64 ms

Overcharge timer reset function:
 Available, unavailable

• Output control function via CTL pin

Output form is selectable (S-8224A Series):
 CMOS output, Nch open-drain output

• Output logic is selectable (S-8224A Series): Active "H", active "L"

• CO pin output voltage is limited to 11.5 V max. (S-8224B Series)\*2

High-withstand voltage:
 Absolute maximum rating 28 V

• Wide operation voltage range: 3.6 V to 28 V

• Wide operation temperature range: Ta =  $-40^{\circ}$ C to  $+85^{\circ}$ C

• Low current consumption

During operation ( $V_{CU} - 1.0 \text{ V}$  for each cell): 0.25  $\mu\text{A}$  typ., 0.6  $\mu\text{A}$  max. (Ta = +25°C)

During overdischarge ( $V_{CU} \times 0.5 \text{ V}$  for each cell): 0.3  $\mu\text{A}$  max. (Ta = +25°C)

• Lead-free (Sn 100%), halogen-free

\*1. Select the overcharge hysteresis voltage calculated as the following formula. (Overcharge detection voltage n) + (Overcharge hysteresis voltage n) ≥ 3.4 V

\*2. Only output logic active "H" is available.

## ■ Application

• Lithium-ion rechargeable battery packs (for secondary protection)

#### ■ Package

SNT-8A

## **■** Block Diagrams

#### 1. S-8224A Series

## 1.1 CMOS output product



Figure 1

<sup>2</sup> ABLIC Inc.

## 1. 2 Nch open-drain output product



Figure 2

#### 2. S-8224B Series



Figure 3

4 ABLIC Inc.

## **■ Product Name Structure**

#### 1. Product name



- A: CMOS output, Nch open-drain output
- B: CO pin output voltage 11.5 V max.
- \*1. Refer to the tape drawing.
- \*2. Refer to "3. Product name list".

#### 2. Package

**Table 1 Package Drawing Codes** 

| 1 |              |              |              |              |              |
|---|--------------|--------------|--------------|--------------|--------------|
|   | Package Name | Dimension    | Tape         | Reel         | Land         |
|   | SNT-8A       | PH008-A-P-SD | PH008-A-C-SD | PH008-A-R-SD | PH008-A-L-SD |

#### 3. Product name list

#### 3. 1 S-8224A Series

Table 2

| Product Name    | Overcharge<br>Detection<br>Voltage<br>[Vcu] | Overcharge<br>Hysteresis<br>Voltage<br>[V <sub>HC</sub> ] | Overcharge<br>Detection<br>Delay Time*1<br>[tcu] | Overcharge<br>Release<br>Delay Time*2<br>[tcL] | Output Form*3 | Output<br>Logic*4 | Overcharge<br>timer reset<br>function*5 |
|-----------------|---------------------------------------------|-----------------------------------------------------------|--------------------------------------------------|------------------------------------------------|---------------|-------------------|-----------------------------------------|
| S-8224AAS-I8T1U | 4.450 V                                     | –400 mV                                                   | 4 s                                              | 64 ms                                          | CMOS output   | Active "H"        | Available                               |
| S-8224AAT-I8T1U | 4.350 V                                     | –400 mV                                                   | 4 s                                              | 64 ms                                          | CMOS output   | Active "H"        | Available                               |
| S-8224AAU-I8T1U | 4.500 V                                     | –400 mV                                                   | 4 s                                              | 64 ms                                          | CMOS output   | Active "H"        | Available                               |
| S-8224AAV-I8T1U | 4.550 V                                     | –400 mV                                                   | 6 s                                              | 64 ms                                          | CMOS output   | Active "H"        | Available                               |
| S-8224AAW-I8T1U | 4.450 V                                     | –400 mV                                                   | 6 s                                              | 64 ms                                          | CMOS output   | Active "H"        | Available                               |
| S-8224AAX-I8T1U | 4.350 V                                     | –400 mV                                                   | 6 s                                              | 64 ms                                          | CMOS output   | Active "H"        | Available                               |
| S-8224ABA-I8T1U | 4.400 V                                     | –400 mV                                                   | 6 s                                              | 64 ms                                          | CMOS output   | Active "H"        | Available                               |
| S-8224ABB-I8T1U | 4.500 V                                     | –400 mV                                                   | 6 s                                              | 64 ms                                          | CMOS output   | Active "H"        | Available                               |
| S-8224ABC-I8T1U | 4.600 V                                     | –400 mV                                                   | 4 s                                              | 64 ms                                          | CMOS output   | Active "H"        | Available                               |
| S-8224ABD-I8T1U | 4.300 V                                     | –400 mV                                                   | 2 s                                              | 64 ms                                          | CMOS output   | Active "H"        | Available                               |
| S-8224ABE-I8T1U | 4.650 V                                     | –400 mV                                                   | 6 s                                              | 64 ms                                          | CMOS output   | Active "H"        | Unavailable                             |
| S-8224ABF-I8T1U | 4.700 V                                     | –400 mV                                                   | 6 s                                              | 64 ms                                          | CMOS output   | Active "H"        | Unavailable                             |

<sup>\*1.</sup> Overcharge detection delay time 1 s / 2 s / 4 s / 6 s / 8 s is selectable.

**Remark** Please contact our sales representatives for the products with detection voltage value other than those specified above.

#### 3. 2 S-8224B Series

Table 3

| Product Name    | Overcharge<br>Detection<br>Voltage<br>[Vcu] | Overcharge<br>Hysteresis<br>Voltage<br>[V <sub>HC</sub> ] | Overcharge<br>Detection<br>Delay Time*1<br>[tcu] | Overcharge<br>Release<br>Delay Time*2<br>[t <sub>CL</sub> ] | Output<br>Logic*³ | Overcharge<br>timer reset<br>function* <sup>4</sup> |
|-----------------|---------------------------------------------|-----------------------------------------------------------|--------------------------------------------------|-------------------------------------------------------------|-------------------|-----------------------------------------------------|
| S-8224BAA-I8T1U | 4.350 V                                     | –400 mV                                                   | 4 s                                              | 2 ms                                                        | Active "H"        | Available                                           |
| S-8224BAB-I8T1U | 4.450 V                                     | –400 mV                                                   | 6 s                                              | 64 ms                                                       | Active "H"        | Available                                           |
| S-8224BAC-I8T1U | 4.350 V                                     | –400 mV                                                   | 4 s                                              | 64 ms                                                       | Active "H"        | Available                                           |

<sup>\*1.</sup> Overcharge detection delay time 1 s / 2 s / 4 s / 6 s / 8 s is selectable.

**Remark** Please contact our sales representatives for the products with detection voltage value other than those specified above.

<sup>\*2.</sup> Overcharge release delay time 2 ms / 64 ms is selectable.

<sup>\*3.</sup> Output form CMOS output / Nch open-drain output is selectable.

<sup>\*4.</sup> Output logic active "H" / active "L" is selectable.

<sup>\*5.</sup> Overcharge timer reset function Available / Unavailable is selectable.

<sup>\*2.</sup> Overcharge release delay time 2 ms / 64 ms is selectable.

<sup>\*3.</sup> Only output logic active "H" is available.

<sup>\*4.</sup> Overcharge timer reset function Available / Unavailable is selectable.

# **■** Pin Configuration

## 1. SNT-8A

Top view



Figure 4

Table 4

| -          |        |                                                                                           |  |  |  |  |  |
|------------|--------|-------------------------------------------------------------------------------------------|--|--|--|--|--|
| Pin No.    | Symbol | Description                                                                               |  |  |  |  |  |
| 1          | VDD    | Positive power supply input pin                                                           |  |  |  |  |  |
| 2          | VC1    | Positive voltage connection pin of battery 1                                              |  |  |  |  |  |
| 1 3 1002 1 |        | Negative voltage connection pin of battery 1 Positive voltage connection pin of battery 2 |  |  |  |  |  |
| 4          | VC3    | Negative voltage connection pin of battery 2 Positive voltage connection pin of battery 3 |  |  |  |  |  |
| 5          | VC4    | Negative voltage connection pin of battery 3 Positive voltage connection pin of battery 4 |  |  |  |  |  |
| 6 VSS      |        | Negative power supply input pin Negative voltage connection pin of battery 4              |  |  |  |  |  |
| 7          | CTL    | CO pin output control pin                                                                 |  |  |  |  |  |
| 8          | СО     | FET gate connection pin for charge control                                                |  |  |  |  |  |

## ■ Absolute Maximum Ratings

Table 5

(Ta = +25°C unless otherwise specified)

|                               | Item               |                       | Symbol           | Applied Pin        | Absolute Maximum Rating          | Unit |
|-------------------------------|--------------------|-----------------------|------------------|--------------------|----------------------------------|------|
| Input voltage bet             | ween VDD pin and V | SS pin                | $V_{DS}$         | VDD                | $V_{SS}-0.3$ to $V_{SS}+28$      | V    |
| Input pin voltage             |                    |                       |                  | VC1                | $V_{SS}-0.3$ to $V_{SS}+28$      | V    |
|                               |                    |                       | $V_{\text{IN}}$  | VC2, VC3, VC4      | $V_{DD}$ – 28 to $V_{DD}$ + 0.3  | V    |
|                               | -                  |                       |                  | CTL                | $V_{SS} - 0.3$ to $V_{DD} + 0.3$ | V    |
| CO pin output                 | S-8224A Series     | CMOS output           |                  | V <sub>co</sub> CO | $V_{SS} - 0.3$ to $V_{DD} + 0.3$ | V    |
| voltage                       | 3-0224A Selles     | Nch open-drain output | Vco              |                    | $V_{SS} - 0.3$ to $V_{SS} + 28$  | V    |
| voltage                       | S-8224B Series     |                       |                  |                    | $V_{SS} - 0.3$ to $V_{DD} + 0.3$ | V    |
| Operation ambient temperature |                    | T <sub>opr</sub>      | -                | -40 to +85         | °C                               |      |
| Storage temperature           |                    |                       | T <sub>stg</sub> | _                  | -40 to +125                      | °C   |

Caution The absolute maximum ratings are rated values exceeding which the product could suffer physical damage. These values must therefore not be exceeded under any conditions.

#### ■ Thermal Resistance Value

Table 6

| Item                                     | Symbol | Condition |         | Min. | Тур. | Max. | Unit |
|------------------------------------------|--------|-----------|---------|------|------|------|------|
|                                          |        |           | Board A | 1    | 211  | 1    | °C/W |
|                                          |        |           | Board B | 1    | 173  | 1    | °C/W |
| Junction-to-ambient thermal resistance*1 | θЈА    | SNT-8A    | Board C | 1    | 1    | 1    | °C/W |
|                                          |        |           | Board D | _    | -    | _    | °C/W |
|                                          |        |           | Board E | _    | -    | _    | °C/W |

<sup>\*1.</sup> Test environment: compliance with JEDEC STANDARD JESD51-2A

Remark Refer to "■ Power Dissipation" and "Test Board" for details.

## **■** Electrical Characteristics

Table 7

(Ta = +25°C unless otherwise specified)

| (1a = +25°C unless otherwise specified)                  |                   |                                                            |                            |                 |                            |          |                 |
|----------------------------------------------------------|-------------------|------------------------------------------------------------|----------------------------|-----------------|----------------------------|----------|-----------------|
| Item                                                     | Symbol            | Condition                                                  | Min.                       | Тур.            | Max.                       | Unit     | Test<br>Circuit |
| Detection voltage                                        |                   |                                                            |                            |                 |                            |          |                 |
| Overcharge detection voltage n                           | V                 | Ta = +25°C                                                 | V <sub>CU</sub><br>- 0.020 | Vcu             | V <sub>CU</sub><br>+ 0.020 | V        | 1               |
| (n = 1, 2, 3, 4)                                         | VcUn              | Ta = -10°C to +60°C*1                                      | V <sub>CU</sub><br>- 0.025 | Vcu             | V <sub>CU</sub><br>+ 0.025 | V        | 1               |
|                                                          |                   | -550 mV ≤ V <sub>HC</sub> ≤ -300 mV                        | V <sub>HC</sub> × 1.2      | V <sub>HC</sub> | $V_{\text{HC}} \times 0.8$ | V        | 1               |
| Overcharge hysteresis voltage n                          |                   | -250 mV ≤ V <sub>HC</sub> ≤ -100 mV                        | V <sub>HC</sub><br>- 0.050 | V <sub>HC</sub> | V <sub>HC</sub><br>+ 0.050 | V        | 1               |
| (n = 1, 2, 3, 4)                                         | V <sub>HCn</sub>  | V <sub>HC</sub> = -50 mV                                   | V <sub>HC</sub><br>- 0.025 | V <sub>HC</sub> | V <sub>HC</sub><br>+ 0.025 | V        | 1               |
|                                                          |                   | V <sub>HC</sub> = 0.0 mV                                   | V <sub>HC</sub><br>- 0.025 | V <sub>HC</sub> | V <sub>HC</sub><br>+ 0.020 | V        | 1               |
| Input voltage                                            | <del> </del>      |                                                            | <del></del>                |                 | <del> </del>               | 1        |                 |
| Operation voltage between VDD pin and VSS pin            | V <sub>DSOP</sub> | -                                                          | 3.6                        | -               | 28                         | V        | _               |
| CTL pin input voltage "H"                                | Vctlh             | _                                                          | $V_{DD}\!\times 0.95$      | -               | _                          | V        | 2               |
| CTL pin input voltage "L"                                | VCTLL             | _                                                          | -                          | _               | $V_{DD}\!\times 0.4$       | V        | 2               |
| Output voltage                                           | 1                 |                                                            |                            |                 |                            | 1        | 1               |
| CO pin output voltage "H"                                | V <sub>COH</sub>  | S-8224B Series                                             | 5.0                        | 8.0             | 11.5                       | V        | 2               |
| Input Current                                            | 1                 |                                                            |                            |                 |                            | 1        |                 |
| Current consumption during operation                     | I <sub>OPE</sub>  | V1 = V2 = V3 = V4<br>= $V_{CU} - 1.0 V$                    | -                          | 0.25            | 0.6                        | μΑ       | 3               |
| Current consumption during overdischarge                 | I <sub>OPED</sub> | V1 = V2 = V3 = V4<br>= $V_{CU} \times 0.5 V$               | -                          | ı               | 0.3                        | μΑ       | 3               |
| VC1 pin input current                                    | I <sub>VC1</sub>  | V1 = V2 = V3 = V4<br>= V <sub>CU</sub> - 1.0 V             | ı                          | I               | 0.3                        | μΑ       | 4               |
| VCn pin input current (n = 2, 3, 4)                      | I <sub>VCn</sub>  | V1 = V2 = V3 = V4<br>= V <sub>CU</sub> - 1.0 V             | -0.3                       | 0               | 0.3                        | μΑ       | 4               |
| CTL pin input current "H"                                | I <sub>CTLH</sub> | _                                                          | 0.6                        | 1.3             | 2.0                        | μΑ       | 4               |
| CTL pin input current "L"                                | I <sub>CTLL</sub> | _                                                          | -0.15                      | -               | _                          | μΑ       | 4               |
| Output Current                                           | 1                 |                                                            |                            |                 | 1                          | T        | ı               |
| CO pin source current                                    | Ісон              | S-8224A Series<br>(CMOS output product),<br>S-8224B Series | -                          | _               | -20                        | μΑ       | 5               |
| CO pin sink current                                      | I <sub>COL</sub>  |                                                            | 20                         | -               | -                          | μΑ       | 5               |
| CO pin leakage current                                   | Icoll             | S-8224A Series<br>(Nch open-drain output product)          | -                          | -               | 0.1                        | μΑ       | 5               |
| Delay Time                                               |                   |                                                            |                            |                 |                            |          |                 |
| Overcharge detection delay time                          | tcu               | _                                                          | $t_{\text{CU}} \times 0.8$ | tcu             | t <sub>CU</sub> ×1.2       | S        | 1               |
| Overcharge release delay time                            | t <sub>CL</sub>   | $t_{CL}$ = 2 ms<br>$t_{CL}$ = 64 ms                        | 1.6<br>51.2                | 2.0<br>64       | 3.0<br>76.8                | ms<br>ms | 1               |
| Overcharge timer reset delay time                        | t <sub>TR</sub>   | With overcharge timer reset function                       | 6                          | 12              | 20                         | ms       | 1               |
| CTL pin response delay time Transition time to test mode | tor               | -                                                          | -                          | _               | 2.5<br>10                  | ms       | 2               |
| Transmon mile to test mode                               | ttst              | _                                                          | _                          | _               | 10                         | ms       | ı               |

<sup>\*1.</sup> Since products are not screened at high and low temperature, the specification for this temperature range is guaranteed by design, not tested in production.

#### **■ Test Circuits**

#### 1. Overcharge detection voltage, overcharge hysteresis voltage (Test circuit 1)

Set SW1 to OFF in CMOS output product of the S-8224A Series and in the S-8224B Series, and set SW1 to ON in Nch open-drain output product of the S-8224A Series.

#### 1. 1 Overcharge detection voltage n (Vcun)

Set V0 = 0 V, V1 = V2 = V3 = V4 =  $V_{CU} - 0.05$  V in test circuit 1. The overcharge detection voltage 1 ( $V_{CU1}$ ) is the V1 voltage when the CO pin output inverts after the voltage of V1 has been gradually increased.

Overcharge detection voltage (V<sub>CUn</sub>) (n = 2 to 4) can be determined in the same way as when n = 1.

#### 1. 2 Overcharge hysteresis voltage n (V<sub>HCn</sub>)

Set V0 = 0 V, V1 =  $V_{CU}$  + 0.05 V, V2 = V3 = V4 = 2.5 V. The overcharge hysteresis voltage 1 ( $V_{HC1}$ ) is the difference between V1 voltage and  $V_{CU1}$  when the CO pin output inverts again after the V1 voltage has been gradually decreased.

Overcharge hysteresis voltage  $(V_{HCn})$  (n = 2 to 4) can be determined in the same way as when n = 1.

#### 2. CTL pin input voltage (Test circuit 2)

Set SW1 to OFF in CMOS output product of the S-8224A Series and in the S-8224B Series, and set SW1 to ON in Nch open-drain output product of the S-8224A Series.

#### 2. 1 CTL pin input voltage "H" (VCTLH)

Set V1 = V2 = V3 = V4 = 3.5 V, V5 = 0 V. The CTL pin input voltage "H" (V<sub>CTLH</sub>) is the V5 voltage when the CO pin output inverts after the voltage of V5 has been gradually increased.

#### 2. 2 CTL pin input voltage "L" (VCTLL)

Set V5 =14 V. The CTL pin input voltage "L" (V<sub>CTLL</sub>) is the V5 voltage when the CO pin output inverts after the voltage of V5 has been gradually decreased.

#### 3. Output voltage (S-8224B Series) (Test circuit 2)

#### 3. 1 CO pin output voltage "H"

The CO pin output voltage "H" ( $V_{COH}$ ) is the voltage between the CO pin and the VSS pin when V1 = V2 = V3 = V4 = 3.5 V, V5 = 0 V.

#### 4. Input current (Test circuit 4)

#### 4. 1 CTL pin input current "H" (ICTLH)

Set SW2 and SW3 to ON and OFF, respectively.

The CTL pin input current "H" (ICTLH) is the current that flows through the CTL pin when V1 = V2 = V3 = V4 = 3.5 V.

### 4. 2 CTL pin input current "L" (ICTLL)

Set SW2 and SW3 to OFF and ON, respectively.

The CTL pin input current "L" (ICTLL) is the current that flows through the CTL pin when V1 = V2 = V3 = V4 = 3.5 V.

#### 5. Output current (Test circuit 5)

#### 5. 1 CMOS output product in S-8224A Series

Set SW4 and SW5 to OFF.

#### 5. 1. 1 Active "H"

#### (1) CO pin source current (ICOH)

Set SW4 to ON after setting V1 to V4 = 3.5 V, V5 = 0 V, V6 = 0.5 V. I1 is the CO pin source current (I<sub>COH</sub>) at that time.

#### (2) CO pin sink current (IcoL)

Set SW5 to ON after setting V1 to V4 = 3.5 V, V5 = 14 V, V7 = 0.5 V. I2 is the CO pin sink current (Icol) at that time.

#### 5. 1. 2 Active "L"

#### (1) CO pin source current (IcoH)

Set SW4 to ON after setting V1 to V4 = 3.5 V, V5 = 14 V, V6 = 0.5 V. I1 is the CO pin source current (I<sub>COH</sub>) at that time.

#### (2) CO pin sink current (IcoL)

Set SW5 to ON after setting V1 to V4 = 3.5 V, V5 = 0 V, V7 = 0.5 V. I2 is the CO pin sink current (I<sub>COL</sub>) at that time.

#### 5. 2 Nch open-drain output product in S-8224A Series

Set SW4 and SW5 to OFF.

#### 5. 2. 1 Active "H"

#### (1) CO pin leakage current (Icoll)

Set SW5 to ON after setting V1 to V4 = 7 V, V5 = 0 V, V7 = 28 V. I2 is the CO pin leakage current ( $I_{COLL}$ ) at that time.

#### (2) CO pin sink current (I<sub>COL</sub>)

Set SW5 to ON after setting V1 to V4 = 3.5 V, V5 = 14 V, V7 = 0.5 V. I2 is the CO pin sink current (I<sub>COL</sub>) at that time.

## 5. 2. 2 Active "L"

#### (1) CO pin leakage current (Icoll)

Set SW5 to ON after setting V1 to V4 = 3.5 V, V5 = 14 V, V7 = 28 V. I2 is the CO pin leakage current (I<sub>COLL</sub>) at that time.

#### (2) CO pin sink current (I<sub>COL</sub>)

Set SW5 to ON after setting V1 to V4 = 3.5 V, V5 = 0 V, V7 = 0.5 V. I2 is the CO pin sink current (I<sub>COL</sub>) at that time.

#### 5. 3 S-8224B Series

Set SW4 and SW5 to OFF.

#### 5. 3. 1 CO pin source current (Ісон)

Set SW5 to ON after setting V1 to V4 = 3.5 V, V5 = 0 V, V7 =  $V_{COH} - 0.5$  V. I2 is the CO pin source current (I<sub>COH</sub>) at that time.

#### 5. 3. 2 CO pin sink current (I<sub>COL</sub>)

Set SW5 to ON after setting V1 to V4 = 3.5 V, V5 = 14 V, V7 = 0.5 V. I2 is the CO pin sink current (I<sub>COL</sub>) at that time.

# BATTERY PROTECTION IC FOR 2-SERIAL TO 4-SERIAL CELL PACK (SECONDARY PROTECTION) S-8224A/B Series Rev. 1.4 00

#### 6. Overcharge detection delay time (tcu), overcharge release delay time (tcl) (Test circuit 1)

Set SW1 to OFF in CMOS output product of the S-8224A Series and in the S-8224B Series, and set SW1 to ON in Nch open-drain output product of the S-8224A Series.

Increase V1 up to 5.2 V after setting V0 = 0 V, V1 = V2 = V3 = V4 = 3.5 V. The overcharge detection delay time (tcu) is the time period until the CO pin output inverts. After that, decrease V1 down to 3.5 V. The overcharge release delay time (tcl) is the time period until the CO pin output inverts.

#### 7. CTL pin response delay time (tctl) (Test circuit 2)

Set SW1 to OFF in CMOS output product of the S-8224A Series and in the S-8224B Series, and set SW1 to ON in Nch open-drain output product of the S-8224A Series.

Decrease V5 down to 0 V after setting V1 = V2 = V3 = V4 = 3.5 V, V5 = 14 V. The CTL pin response delay time ( $t_{\text{CTL}}$ ) is the time period until the CO pin output inverts.

#### 8. Overcharge timer reset delay time ( $t_{TR}$ ) (Test circuit 1)

Set SW1 to OFF in CMOS output product of the S-8224A Series and in the S-8224B Series, and set SW1 to ON in Nch open-drain output product of the S-8224A Series.

Increase V1 up to 5.2 V (first rise), and decrease V1 down to 3.5 V within the overcharge detection delay time ( $t_{\text{CU}}$ ) after setting V0 = 0 V, V1 = V2 = V3 = V4 = 3.5 V. After that, increase V1 up to 5.2 V again (second rise), and detect the time period until the CO pin output inverts.

When the period from when V1 has fallen to the second rise is short, CO pin output inverts after t<sub>CU</sub> has elapsed since the first rise. If the period is gradually made longer, CO pin output inverts after t<sub>CU</sub> has elapsed since the second rise.

The overcharge timer reset delay time (ttr) is the period from V1 fall until the second rise at that time.

#### 9. Transition time to test mode (ttst) (Test circuit 1)

Set SW1 to OFF in CMOS output product of the S-8224A Series and in the S-8224B Series, and set SW1 to ON in Nch open-drain output product of the S-8224A Series.

Increase V0 up to 8.5 V, and decrease V0 again to 0 V after setting V0 = 0 V, V1 = V2 = V3 = V4 = 3.5 V.

When the period from when V0 was raised to when it has fallen is short, if an overcharge detection operation is performed subsequently, the delay time is  $t_{CU}$ . However, when the period from when V0 is raised to when it has fallen is gradually made longer, the delay time during the subsequent overcharge detection operation is shorter than  $t_{CU}$ . The transition time to test mode ( $t_{TST}$ ) is the period from when V0 was raised to when it has fallen at that time.



–-⁄W− 100 kΩ SW1 S-8224A/B Series VDD CO VC1 CTL V1 VC2 VSS V2 VC3 VC4 V3

Figure 5 Test Circuit 1

 $I_{OPE}$ S-8224A/B Series **I**OPED VDD CO VC1 CTL V1 VC2 **VSS** V2 VC3 VC4 V3

Figure 7 Test Circuit 3



Figure 6 Test Circuit 2

Figure 8 Test Circuit 4



Figure 9 Test Circuit 5

### ■ Operation

Remark Refer to "■ Battery Protection IC Connection Examples".

#### 1. Normal status

If the voltage of each of the batteries is lower than "the overcharge detection voltage ( $V_{CU}$ ) + the overcharge hysteresis voltage ( $V_{HC}$ )", the CO pin output changes to "L" (active "H") or "H" (active "L"). This is called normal status.

#### 2. Overcharge status

When the voltage of one of the batteries exceeds V<sub>CU</sub> during charging under normal conditions and the status is retained for the overcharge detection delay time (t<sub>CU</sub>) or longer, CO pin output inverts. This status is called overcharge status. Connecting FET to the CO pin provides charge control and a second protection.

If the voltage of each of the batteries is lower than  $V_{CU} + V_{HC}$  and the status is retained for the overcharge release delay time ( $t_{CL}$ ) or longer, S-8224A/B Series changes to normal status.

#### 3. Overcharge timer reset function

When an overcharge release noise that forces the voltage of one of the batteries temporarily below  $V_{\text{CU}}$  is input during  $t_{\text{CU}}$  from when  $V_{\text{CU}}$  is exceeded to when charging is stopped,  $t_{\text{CU}}$  is continuously counted if the time the overcharge release noise persists is shorter than the overcharge timer reset delay time ( $t_{\text{TR}}$ ). Under the same conditions, if the time the overcharge release noise persists is  $t_{\text{TR}}$  or longer, counting of  $t_{\text{CU}}$  is reset once. After that, when  $V_{\text{CU}}$  has been exceeded, counting  $t_{\text{CU}}$  resumes.

#### 4. CTL pin

The S-8224A/B Series has control pins.

In the S-8224A/B Series, the CTL pin is used to control the output voltage of the CO pin. The CTL pin takes precedence over the overcharge detection circuit.

Table 8 Status Set by CTL Pin

| CTL Pin | CO Pin           |  |  |
|---------|------------------|--|--|
| "H"     | Normal status*1  |  |  |
| Open    | Detection status |  |  |
| "L"     | Detection status |  |  |

**<sup>\*1.</sup>** The status is controlled by the overcharge detection circuit.



\*1. In the S-8224A/B Series, the inversion voltage "H" to "L" or "L" to "H" of the CTL pin is the VDD pin voltage – 2.8 V typ., and does not have the hysteresis.

Figure 10 Internal Equivalent Circuit of CTL Pin

Caution In the S-8224A/B Series, since the CTL pin implements high resistance of 7 M $\Omega$  to 24 M $\Omega$  for pull down, be careful of external noise application. If an external noise is applied, the CO pin may become "H". Perform thorough evaluation using the actual application.

#### 5. Test mode

In the S-8224A/B Series, the overcharge detection delay time ( $t_{CU}$ ) can be shortened by entering the test mode. The test mode can be set by retaining the VDD pin voltage 8.5 V or more higher than the VC1 pin voltage for at least 10 ms (V1 = V2 = V3 = V4 = 3.5 V, Ta = +25 °C). The status is retained by the internal latch and the test mode is retained even if the VDD pin voltage is decreased to the same voltage as that of the VC1 pin.

If the CO pin becomes detection status when the delay time has elapsed after overcharge detection, the latch for retaining the test mode is reset and the S-8224A/B Series exits from the test mode.



Caution 1. Set the test mode when no batteries are overcharged.

2. The overcharge timer reset delay time  $(t_{TR})$  is not shortened in the test mode.

Figure 11

16 ABLIC Inc.

## **■** Timing Charts

## 1. Overcharge detection operation (With overcharge timer reset function)



Figure 12

## 2. Overcharge timer reset operation (With overcharge timer reset function)



Figure 13

## ■ Battery Protection IC Connection Examples

#### 1. 4-serial cell



\*1. The S-8224B Series limits its CO pin output voltage to 11.5 V max., so a FET with the gate withstand voltage of 12 V can be used.

Table 9 Constants for External Components

Figure 14

|     | Table Communication External Components |      |      |      |      |  |  |  |  |  |
|-----|-----------------------------------------|------|------|------|------|--|--|--|--|--|
| No. | Part                                    | Min. | Тур. | Max. | Unit |  |  |  |  |  |
| 1   | R1 to R4                                | 0.3  | 1    | 10   | kΩ   |  |  |  |  |  |
| 2   | C1 to C4, C <sub>VDD</sub>              | 0.01 | 0.1  | 1    | μF   |  |  |  |  |  |
| 3   | R <sub>VDD</sub>                        | 300  | 330  | 1000 | Ω    |  |  |  |  |  |

Caution 1. The above constants are subject to change without prior notice.

- It has not been confirmed whether the operation is normal or not in circuits other than the above example of connection. In addition, the example of connection shown above and the constant will not guarantee successful operation. Perform thorough evaluation using the actual application to set the constant.
- 3. Set the same constants to R1 to R4 and to C1 to C4 and  $C_{VDD}$ .
- 4. Since the CO pin may become the detection status transiently when the battery is being connected, be sure to connect the positive terminal of BAT1 last in order to prevent the terminal protection fuse from cutoff.

#### 2. 3-serial cell



\*1. The S-8224B Series limits its CO pin output voltage to 11.5 V max., so a FET with the gate withstand voltage of 12 V can be used.

Figure 15

**Table 10 Constants for External Components** 

| No. | Part                       | Min. | Тур. | Max. | Unit |
|-----|----------------------------|------|------|------|------|
| 1   | R1 to R3                   | 0.3  | 1    | 10   | kΩ   |
| 2   | C1 to C3, C <sub>VDD</sub> | 0.01 | 0.1  | 1    | μF   |
| 3   | R <sub>VDD</sub>           | 300  | 330  | 1000 | Ω    |

Caution

- 1. The above constants are subject to change without prior notice.
- 2. It has not been confirmed whether the operation is normal or not in circuits other than the above example of connection. In addition, the example of connection shown above and the constant will not guarantee successful operation. Perform thorough evaluation using the actual application to set the constant.
- 3. Set the same constants to R1 to R3 and to C1 to C3 and  $C_{VDD}$ .
- 4. Since the CO pin may become the detection status transiently when the battery is being connected, connect the positive terminal of BAT1 last in order to prevent the protection fuse from cutoff.

20 ABLIC Inc.

#### 3. 2-serial cell



Figure 16

**Table 11 Constants for External Components** 

| No. | Part                       | Min. | Тур. | Max. | Unit |
|-----|----------------------------|------|------|------|------|
| 1   | R1 to R2                   | 0.3  | 1    | 10   | kΩ   |
| 2   | C1 to C2, C <sub>VDD</sub> | 0.01 | 0.1  | 1    | μF   |
| 3   | R <sub>VDD</sub>           | 300  | 330  | 1000 | Ω    |

Caution 1. The above constants are subject to change without prior notice.

- 2. It has not been confirmed whether the operation is normal or not in circuits other than the above example of connection. In addition, the example of connection shown above and the constant will not guarantee successful operation. Perform thorough evaluation using the actual application to set the constant.
- 3. Set the same constants to R1 to R2, and to C1 to C2 and CVDD.
- 4. Since the CO pin may become the detection status transiently when the battery is being connected, connect the positive terminal of BAT1 last in order to prevent the protection fuse from cutoff.

# BATTERY PROTECTION IC FOR 2-SERIAL TO 4-SERIAL CELL PACK (SECONDARY PROTECTION) S-8224A/B Series Rev.1.4 00

#### ■ Precaution

- Do not connect batteries charged with V<sub>CU</sub> + V<sub>HC</sub> or higher.
- If the connected batteries include a battery charged with V<sub>CU</sub> + V<sub>HC</sub> or higher, the S-8224A/B series may become the overcharge status after all pins are connected.
- In some application circuits, even if an overcharged battery is not included, the order of connecting batteries may be restricted to prevent transient output of the CO pin detection pulses when the batteries are connected. Perform thorough evaluation with the actual application circuit.
- Before the battery connection, short-circuit the battery side pins R<sub>VDD</sub> and R1, shown in the figures in  **Battery Protection IC Connection Examples**".
- The application conditions for the input voltage, output voltage, and load current should not exceed the power dissipation.
- Do not apply to this IC an electrostatic discharge that exceeds the performance ratings of the built-in electrostatic protection circuit.
- ABLIC Inc. claims no responsibility for any disputes arising out of or in connection with any infringement of patents owned by a third party by products including this IC.

## **■** Example of Application Circuit

#### 1. Overheat protection via PTC



\*1. The S-8224B Series limits its CO pin output voltage to 11.5 V max., so a FET with the gate withstand voltage of 12 V can be used.

Figure 17

#### Caution

- 1. The above connection example will not guarantee successful operation. Perform thorough evaluation using the actual application.
- 2. A pull-down resistor is included in the CTL pin. To perform overheat protection via the PTC in the S-8224A/B Series, connect the PTC before connecting batteries.
- When the power fluctuation is large, connect the power supply of the PTC to the VDD pin of the S-8224A/B Series.
- 4. Since the CO pin may become the detection status transiently when the battery is being connected, connect the positive terminal of BAT1 last in order to prevent the three terminal protection fuse from cutoff.

#### [For SCP, contact]

Global Sales & Marketing Division, Dexerials Corporation

Gate City Osaki East Tower 8F, 1-11-2

Osaki, Shinagawa-ku, Tokyo, 141-0032, Japan

TEL +81-3-5435-3946

Contact Us: http://www.dexerials.jp/en/

#### [For PTC, contact]

Murata Manufacturing Co., Ltd.

Thermistor Products Department

Nagaokakyo-shi, Kyoto, 617-8555, Japan

TEL +81-75-955-6863

Contact Us: http://www.murata.com/contact/index.html

## ■ Characteristics (Typical Data)

#### 1. Detection voltage

#### 1. 1 Vcu vs. Ta



1. 2 V<sub>CU</sub> + V<sub>HC</sub> vs. Ta



#### 2. Current consumption

2. 1 I<sub>OPE</sub> vs. Ta



2. 2 I<sub>OPED</sub> vs. Ta



2. 3 IOPE vs. VDD



## 3. Delay time

3. 1 t<sub>CU</sub> vs. Ta



24 ABLIC Inc.

# BATTERY PROTECTION IC FOR 2-SERIAL TO 4-SERIAL CELL PACK (SECONDARY PROTECTION) Rev.1.4\_00 S-8224A/B Series

#### 4. CTL pin

#### 4. 1 VCTLL vs. Ta



#### 4. 2 Ictlh vs. Ta



#### 5. Output current

#### 5. 1 Icon vs. VDD (S-8224A Series)



5. 2 Icon vs. V<sub>DD</sub> (S-8224B Series)



5. 3 I<sub>COL</sub> vs. V<sub>DD</sub>



5. 4 I<sub>COLL</sub> vs. V<sub>DD</sub>



#### 6. Output voltage

#### 6. 1 Vcon vs. VDD



## ■ Marking Specifications

## 1. SNT-8A



(1) Blank

(2) to (4) Product code (Refer to **Product name vs. Product code**)

(5), (6) Blank

(7) to (11) Lot number

#### Product name vs. Product code

| Product name    | Pr  | oduct co | de  |
|-----------------|-----|----------|-----|
| Product name    | (2) | (3)      | (4) |
| S-8224AAS-I8T1U | 5   | R        | S   |
| S-8224AAT-I8T1U | 5   | R        | Т   |
| S-8224AAU-I8T1U | 5   | R        | U   |
| S-8224AAV-I8T1U | 5   | R        | V   |
| S-8224AAW-I8T1U | 5   | R        | W   |
| S-8224AAX-I8T1U | 5   | R        | Υ   |
| S-8224ABA-I8T1U | 6   | Z        | Α   |
| S-8224ABB-I8T1U | 6   | Z        | В   |
| S-8224ABC-I8T1U | 6   | Z        | С   |
| S-8224ABD-I8T1U | 6   | Z        | D   |
| S-8224ABE-I8T1U | 6   | Z        | Е   |
| S-8224ABF-I8T1U | 6   | Z        | F   |

| Due due transce | Pr  | oduct co | de  |
|-----------------|-----|----------|-----|
| Product name    | (2) | (3)      | (4) |
| S-8224BAA-I8T1U | 5   | S        | Α   |
| S-8224BAB-I8T1U | 5   | S        | В   |
| S-8224BAC-I8T1U | 5   | S        | С   |

## **■** Power Dissipation

## SNT-8A



Ambient temperature (Ta) [°C]

| Board | Power Dissipation (P <sub>D</sub> ) |
|-------|-------------------------------------|
| Α     | 0.47 W                              |
| В     | 0.58 W                              |
| С     | _                                   |
| D     | _                                   |
| Е     | _                                   |

# **SNT-8A** Test Board

# (1) Board A





| Item                     |      | Specification                               |  |
|--------------------------|------|---------------------------------------------|--|
| Size [mm]                |      | 114.3 x 76.2 x t1.6                         |  |
| Material                 |      | FR-4                                        |  |
| Number of copper foil la | ayer | 2                                           |  |
|                          | 1    | Land pattern and wiring for testing: t0.070 |  |
| Connor foil lover [mm]   | 2    | -                                           |  |
| Copper foil layer [mm]   | 3 -  | -                                           |  |
|                          | 4    | 74.2 x 74.2 x t0.070                        |  |
| Thermal via              |      | -                                           |  |

# (2) Board B



| Item                     |      | Specification                               |
|--------------------------|------|---------------------------------------------|
| Size [mm]                |      | 114.3 x 76.2 x t1.6                         |
| Material                 |      | FR-4                                        |
| Number of copper foil la | ayer | 4                                           |
|                          | 1    | Land pattern and wiring for testing: t0.070 |
| Cannor fail lavor [mm]   | 2    | 74.2 x 74.2 x t0.035                        |
| Copper foil layer [mm]   | 3    | 74.2 x 74.2 x t0.035                        |
|                          | 4    | 74.2 x 74.2 x t0.070                        |
| Thermal via              |      | -                                           |

No. SNT8A-A-Board-SD-1.0





# No. PH008-A-P-SD-2.1

| TITLE | SNT-8A-A-PKG Dimensions |
|-------|-------------------------|
| No.   | PH008-A-P-SD-2.1        |
| ANGLE | <b>Q</b>                |
| UNIT  | mm                      |
|       |                         |
|       |                         |
|       |                         |
|       | ABLIC Inc.              |





## No. PH008-A-C-SD-2.0

| TITLE | SNT-8A-A-Carrier Tape |
|-------|-----------------------|
| No.   | PH008-A-C-SD-2.0      |
| ANGLE |                       |
| UNIT  | mm                    |
|       |                       |
|       |                       |
|       |                       |
|       | ABLIC Inc.            |



(60°)

# No. PH008-A-R-SD-2.0

| TITLE | SNT-             | 8A-A-Re | el    |
|-------|------------------|---------|-------|
| No.   | PH008-A-R-SD-2.0 |         |       |
| ANGLE |                  | QTY.    | 5,000 |
| UNIT  | mm               |         |       |
|       |                  |         |       |
|       |                  |         |       |
|       |                  |         |       |
|       | ABLIC            | Inc.    |       |



- %1. ランドパターンの幅に注意してください (0.25 mm min. / 0.30 mm typ.)。 %2. パッケージ中央にランドパターンを広げないでください (1.96 mm ~ 2.06 mm)。
- 注意 1. パッケージのモールド樹脂下にシルク印刷やハンダ印刷などしないでください。
  - パッケージ下の配線上のソルダーレジストなどの厚みをランドパターン表面から0.03 mm 以下にしてください。
  - 3. マスク開口サイズと開口位置はランドパターンと合わせてください。
  - 4. 詳細は "SNTパッケージ活用の手引き"を参照してください。
- \*1. Pay attention to the land pattern width (0.25 mm min. / 0.30 mm typ.).
- \*2. Do not widen the land pattern to the center of the package (1.96 mm to 2.06mm).
- Caution 1. Do not do silkscreen printing and solder printing under the mold resin of the package.
  - 2. The thickness of the solder resist on the wire pattern under the package should be 0.03 mm or less from the land pattern surface.
  - 3. Match the mask aperture size and aperture position with the land pattern.
  - 4. Refer to "SNT Package User's Guide" for details.
- ※1. 请注意焊盘模式的宽度 (0.25 mm min. / 0.30 mm typ.)。
- ※2. 请勿向封装中间扩展焊盘模式 (1.96 mm~2.06 mm)。
- 注意 1. 请勿在树脂型封装的下面印刷丝网、焊锡。
  - 2. 在封装下、布线上的阻焊膜厚度 (从焊盘模式表面起) 请控制在 0.03 mm 以下。
  - 3. 钢网的开口尺寸和开口位置请与焊盘模式对齐。
  - 4. 详细内容请参阅 "SNT 封装的应用指南"。

No. PH008-A-L-SD-4.1

| SNT-8A-A -Land Recommendation PH008-A-L-SD-4.1 |  |
|------------------------------------------------|--|
|                                                |  |
|                                                |  |
|                                                |  |
|                                                |  |
|                                                |  |
|                                                |  |

## **Disclaimers (Handling Precautions)**

- 1. All the information described herein (product data, specifications, figures, tables, programs, algorithms and application circuit examples, etc.) is current as of publishing date of this document and is subject to change without notice.
- 2. The circuit examples and the usages described herein are for reference only, and do not guarantee the success of any specific mass-production design.
  - ABLIC Inc. is not liable for any losses, damages, claims or demands caused by the reasons other than the products described herein (hereinafter "the products") or infringement of third-party intellectual property right and any other right due to the use of the information described herein.
- 3. ABLIC Inc. is not liable for any losses, damages, claims or demands caused by the incorrect information described herein.
- 4. Be careful to use the products within their ranges described herein. Pay special attention for use to the absolute maximum ratings, operation voltage range and electrical characteristics, etc.
  - ABLIC Inc. is not liable for any losses, damages, claims or demands caused by failures and / or accidents, etc. due to the use of the products outside their specified ranges.
- 5. Before using the products, confirm their applications, and the laws and regulations of the region or country where they are used and verify suitability, safety and other factors for the intended use.
- 6. When exporting the products, comply with the Foreign Exchange and Foreign Trade Act and all other export-related laws, and follow the required procedures.
- 7. The products are strictly prohibited from using, providing or exporting for the purposes of the development of weapons of mass destruction or military use. ABLIC Inc. is not liable for any losses, damages, claims or demands caused by any provision or export to the person or entity who intends to develop, manufacture, use or store nuclear, biological or chemical weapons or missiles, or use any other military purposes.
- 8. The products are not designed to be used as part of any device or equipment that may affect the human body, human life, or assets (such as medical equipment, disaster prevention systems, security systems, combustion control systems, infrastructure control systems, vehicle equipment, traffic systems, in-vehicle equipment, aviation equipment, aerospace equipment, and nuclear-related equipment), excluding when specified for in-vehicle use or other uses by ABLIC, Inc. Do not apply the products to the above listed devices and equipments.
  - ABLIC Inc. is not liable for any losses, damages, claims or demands caused by unauthorized or unspecified use of the products.
- 9. In general, semiconductor products may fail or malfunction with some probability. The user of the products should therefore take responsibility to give thorough consideration to safety design including redundancy, fire spread prevention measures, and malfunction prevention to prevent accidents causing injury or death, fires and social damage, etc. that may ensue from the products' failure or malfunction.
  - The entire system in which the products are used must be sufficiently evaluated and judged whether the products are allowed to apply for the system on customer's own responsibility.
- 10. The products are not designed to be radiation-proof. The necessary radiation measures should be taken in the product design by the customer depending on the intended use.
- 11. The products do not affect human health under normal use. However, they contain chemical substances and heavy metals and should therefore not be put in the mouth. The fracture surfaces of wafers and chips may be sharp. Be careful when handling these with the bare hands to prevent injuries, etc.
- 12. When disposing of the products, comply with the laws and ordinances of the country or region where they are used.
- 13. The information described herein contains copyright information and know-how of ABLIC Inc. The information described herein does not convey any license under any intellectual property rights or any other rights belonging to ABLIC Inc. or a third party. Reproduction or copying of the information from this document or any part of this document described herein for the purpose of disclosing it to a third-party is strictly prohibited without the express permission of ABLIC Inc.
- 14. For more details on the information described herein or any other questions, please contact ABLIC Inc.'s sales representative.
- 15. This Disclaimers have been delivered in a text using the Japanese language, which text, despite any translations into the English language and the Chinese language, shall be controlling.

