

# 3-V TO 8-V HOT SWAP POWER MANAGER

# **FEATURES**

- **Precision Fault Threshold**
- **•** Charge Pump for Low R<sub>DS(on</sub>) High Side **Drive**
- **Differential Sense Inputs**
- **Programmable Average Power Limiting**
- **Programmable Linear Current Control**
- **Programmable Fault Time**
- **Fault Output Indicator**
- **Manual and Automatic Reset Modes**
- **Shutdown Control With Programmable Softstart**
- **Undervoltage Lockout**
- **Electronic Circuit Breaker Function**

# **TYPICAL APPLICATION DIAGRAM**

# **DESCRIPTION**

The UCC3919 family of hot swap power managers provide complete power management, hot swap, and fault handling capability. The UCC3919 features a duty ratio current limiting technique, which provides peak load capability while limiting the average power dissipation of the external pass transistor during fault conditions. The UCC3919 has two reset modes, selected with the TTL/CMOS compatible L/R pin. In one mode, when a fault occurs the IC repeatedly tries to reset itself at a user defined rate, with user defined maximum output current and pass transistor power dissipation. In the other mode the output latches off and stays off until either the L/R pin is reset or the shutdown pin is toggled. The on board charge pump circuit provides the necessary gate voltage for an external N-channel power FET.











# **functional block diagram**



NOTE: Pins shown for 14-pin package.



# UCC2919 UCC3919

SLUS374C − JULY 1999 − REVISED NOVEMBER 2005

#### **absolute maximum ratings over operating free-air temperature (unless otherwise noted)†**



† Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

‡ Currents are positive into, negative out of the specified terminal. Consult Packaging Section of Databook for thermal limitations and considerations of package.

# **electrical characteristics, VDD = 5 V, TA = 0**°**C to 70**°**C for the UCC3919, –40**°**C to 85**°**C for the UCC2919, all voltages are with respect to GND, TA = TJ, (unless otherwise specified)**

#### **input supply**



#### **undervoltage lockout**



#### **IBIAS**





**electrical characteristics, VDD = 5 V, TA = 0**°**C to 70**°**C for the UCC3919, –40**°**C to 85**°**C for the UCC2919, all voltages are with respect to GND, TA = TJ, (unless otherwise specified)**

#### **current sense**



#### **current fault timer**



#### **IMAX**



#### **power limiting**



NOTES: 1. Ensured by design. Not 100% production tested.



#### **electrical characteristics, VDD = 5 V, TA = 0**°**C to 70**°**C for the UCC3919, –40**°**C to 85**°**C for the** UCC2919, all voltages are with respect to GND,  $T_A = T_J$ , (unless otherwise specified)

## **SD and L/R inputs**



## **FLT output**



#### **FET gate driver and charge pump**



#### **pin descriptions**

#### **CAP**

A capacitor is placed from this pin to ground to filter the output of the on board charge pump. A 0.01-µF to 0.1-µF capacitor will work in most applications. Refer to TI literature number SLUA339 application note, Sizing the UCC3919 Charge−Pump Capacitor, to determine the exact capacitance.

#### **CSN**

The negative current sense input signal.

#### **CSP**

The positive current sense input signal. Input to the duty cycle timer.

#### **CT**

Input to the duty cycle timer. A capacitor is connected from this pin to ground, setting the off time and maximum on time of the over-current protection circuit.

## **FLT**

Fault indicator. This open drain output will pull low under any fault condition where the output driver is disabled. This output is disabled when the IC is in low current standby mode.



#### **pin descriptions (continued)**

#### **GATE**

The output of the linear current amplifier. This pin drives the gate of an external N-channel MOSFET pass transistor. The linear current amplifier control loop is internally compensated, and ensured stable for output load (gate) capacitance between 100 pF and 0.01 µF. In applications where the GATE voltage (or charge pump voltage) exceeds the maximum gate-to-source voltage ratings (VGS) for the external N-channel MOSFET, a Zener clamp may be added to the gate of the MOSFET. No additional series resistance is required since the internal charge pump has a finite output impedance of 100-kΩ typical.

#### **GND**

The ground reference for the device.

#### **IBIAS**

Output of the on board bias generator internally regulated to 1.5 V below CSP. A resistor divider between this pin and CSP can be used to generate the IMAX voltage. The bias circuit is internally compensated, and requires no bypass capacitance. If an external bypass is required due to a noisy environment, the circuit will be stable with up to 0.001  $\mu$ F of capacitance. The bypass must be to CSP, since the bias voltage is generated with respect to CSP. Resistor R2 (Figure 5) should be greater than 50 kΩ to minimize the effect of the finite input impedance of the IBIAS pin on the IMAX threshold.

#### **IMAX**

Used to program the maximum allowable sourcing current. The voltage on this pin is with respect to CSP. If the voltage across the shunt resistor exceeds this voltage the linear current amplifier lowers the voltage at GATE to limit the output current to this level. If the voltage across the shunt resistor goes more than 200 mV beyond this voltage, the gate drive pin GATE is immediately driven low and kept low for one full off time interval.

#### **L/R**

Latch/Reset. This pin sets the reset mode. If L/R is low and a fault occurs the device will begin duty ratio current limiting. If L/R is high and a fault occurs, GATE will go low and stay low until L/R is set low. This pin is internally pulled low by a 3-µA nominal pulldown.

#### **PL**

Power Limit. This pin is used to control average power dissipation in the external MOSFET. If a resistor is connected from this pin to the source of the external MOSFET, the current in the resistor will be roughly proportional to the voltage across the FET. As the voltage across the FET increases, this current is added to the fault timer charge current, reducing the on time duty cycle from its nominal value of 3% and limiting the average power dissipation in the FET.

#### **SD**

Shutdown pin. If this pin is taken low, GATE will go low, and the IC will go into a low current standby mode and CT will be discharged. This TTL compatible input must be driven high to turn on.

#### **VDD**

The power connection for the device.



<u>UC</u>  $\mathbf C$ 3919 SLUS374C − JULY 1999 − REVISED NOVEMBER 2005

<u>UC</u>  $\mathbf C$ 2919

# **APPLICATION INFORMATION**

The UCC3919 monitors the voltage drop across a high side sense resistor and compares it against three different voltage thresholds. These are discussed below. Figure 1 shows the UCC3919 waveforms under fault conditions.

#### **fault threshold**

The first threshold is fixed at 50 mV. If the current is high enough such that the voltage on CSN is 50 mV below CSP, the timing capacitor  $C_T$  begins to charge at about 35  $\mu$ A if the PL pin is open. (Power limiting will be discussed later). If this threshold is exceeded long enough for  $C<sub>T</sub>$  to charge to 1.5 V, a fault is declared and the external MOSFET will be turned off. It will either be latched off (until the power to the circuit is cycled, the L/R pin is taken low, or the  $\overline{SD}$  pin is toggled), or will retry after a fixed off time (when  $C_T$  has discharged to 0.5 V), depending on whether the L/R pin is set high or low by the user. The equation for this current threshold is simply:

$$
I_{FAULT} = \frac{0.05}{R_{SENSE}} \tag{1}
$$

The first time a fault occurs,  $C_T$  is at ground, and must charge to 1.5 V. Therefore:

$$
t_{\text{FAULT}} = t_{\text{ON(sec)}} = \frac{C_t(\mu\text{F}) \times 1.5}{35} \tag{2}
$$

In the retry mode, the timing capacitor will already be charged to 0.5 V at the end of the off time, so all subsequent cycles will have a shorter ton time, given by:

$$
t_{\text{FAULT}} \cong t_{\text{ON(sec)}} = \frac{C_{\text{T}}(\mu\text{F})}{35} \tag{3}
$$

Note that these equations for t<sub>ON</sub> are without the power limiting feature ( $R_{PI}$  pin open). The effects of power limiting on  $t_{ON}$  will be discussed later.

The off time in the retry mode is set by  $C_T$  and an internal 1.2- $\mu A$  sink current. It is the time it takes  $C_T$  to discharge from 1.5 V to 0.5 V. The equation for the off time is therefore:

$$
t_{\text{OFF(sec)}} = \frac{C_{\text{T}}\mu\text{F}}{1.2} \tag{4}
$$

#### **shutdown characteristics**

When the  $\overline{SD}$  pin is set to TTL high (above 2 V) the UCC3919 is ensured to be enabled. When  $\overline{SD}$  is set to a low TTL (below 0.8 V) the UCC3919 is ensured to be disabled, but may not be in ultra low current sleep mode. When SD is set to 0.2 V or less, the UCC3919 is ensured to be disabled and in ultra low current sleep mode. See Figure 1. At cold temperatures, (below  $0^{\circ}$ C), the UCC2919 shutdown supply current delays gradually over time and may take >1 minute to drop below the 7-µA shutdown current limit. However, the gate output is driven low immediately when the SD pin is pulled low and does not exhibit a temperature dependency.





#### **APPLICATION INFORMATION**

#### **IMAX threshold**

The second threshold is programmed by the voltage on IMAX (measured with respect to the CSP pin). This controls the maximum current,  $I_{MAX}$ , that the UCC3919 will allow to flow into the load during the MOSFET on time. A resistive divider connected between IBIAS and CSP generates the programming voltage. When the drop across the sense resistor reaches this voltage, a linear amplifier reduces the voltage on GATE to control the external MOSFET in a constant current mode.

During this time C<sub>T</sub> is charging, as described above. If this condition lasts long enough for C<sub>T</sub> to charge to 1.5 V, a fault will be declared and the MOSFET will be turned off. The  $I_{MAX}$  current is calculated as follows:

$$
I_{MAX} = \frac{V_{CSP} - V_{IMAX}}{R_{SENSE}}
$$
(5)

Note that if the voltage on the IMAX pin is programmed to be less than 50 mV below CSP, then the UC3919 will control the MOSFET in a constant current mode all the time. No fault will be declared and the MOSFET will remain on because  $I_{MAX}$  is less than  $I_{FAULT}$ .



<u>UC</u>  $\mathbf C$ 2919 <u>UC</u>  $\mathbf C$ 3919

SLUS374C − JULY 1999 − REVISED NOVEMBER 2005

#### **APPLICATION INFORMATION**

#### **overload threshold**

There is a third threshold which, if exceeded, will declare a fault and shutdown the external MOSFET immediately, without waiting for  $C_T$  to charge. This overload threshold is 200 mV greater than the  $I_{MAX}$  threshold (again, this is with respect to CSP). This feature protects the circuit in the event that the external MOSFET is on, with a load current below  $I_{MAX}$ , and a short is quickly applied across the output. This allows hot-swapping in cases where the UCC3919 is already powered up (on the backplane) and capacitors are added across the output bus. In this case, the load current could rise too quickly for the linear amplifier to reduce the voltage on GATE and limit the current to I<sub>MAX</sub>. If the overload threshold is reached, the MOSFET will be turned off quickly and a fault declared. A latch is set so that  $C_T$  can be charged, ensuring that the MOSFET will remain off for the same period as defined above before retrying. The overload current is:

$$
I_{\text{OVERLOAD}} = \frac{V_{\text{CSP}} - V_{\text{IMAX}} + 0.2}{R_{\text{SENSE}}} = I_{\text{MAX}} + \frac{0.2}{R_{\text{SENSE}}} \tag{6}
$$

Note that  $I_{\text{OVERLOAD}}$  may be much greater than  $I_{\text{MAX}}$ , depending on the value of  $R_{\text{SENSE}}$ .

#### **power limiting**

A power limiting feature is included which allows the power dissipated in the external MOSFET to be held relatively constant during a short, for different values of input voltage. This is accomplished by connecting a resistor from the output (source of the external MOSFET) to PL. When the output voltage drops due to a short or overload, an internal bias current is generated which is equal to:

$$
I_{PL} \cong \frac{\left(V_{IN} - V_{OUT} - V_{PL}\right)}{R_{PL}}\tag{7}
$$

This current is used to help charge the timing capacitor in the event that the load current exceeds  $I_{FAUIT}$ . (A simplified schematic of the circuit internal to the UCC3919 is shown in Figure 2.) The result is that the on time of the MOSFET during current limit is reduced as the input voltage is increased. This reduces the effective duty cycle, holding the average power dissipated constant.



UDG−98124

**Figure 2. Power Limiting Circuit**



#### **APPLICATION INFORMATION**

It can be seen that power limiting will only occur when  $I_{PL}$  is > 0 (it cannot be negative). For power limiting to begin to occur, the voltage drop across the MOSFET must be greater than V<sub>DD</sub>−V<sub>PL</sub> or 1.4 V(typ).

$$
V_{\text{IN}} - V_{\text{OUT}} \ge 1.4 \text{ V}
$$
\n<sup>(8)</sup>

The on time using  $R_{PL}$  is defined as:

$$
t_{ON} = \frac{C_T \times \Delta V}{I_{PL} + 35 \times 10^{-6}}, \quad \text{where } \Delta V = 1 \text{ V}
$$
 (9)

The graph in Figure 4 illustrates the effect of  $R_{PI}$  on the average MOSFET power dissipation into a short. The equation for the average power dissipation during a short is:

$$
P_{DISS} = \frac{I_{MAX} \times V_{IN} \times 1.2 \times 10^{-6}}{I_{PL} + 35 \times 10^{-6}}, \text{ or}
$$
  
\n
$$
P_{DISS} = \frac{I_{MAX} \times V_{IN} \times t_{ON}}{t_{ON} + t_{OFF}}
$$
 (10)

If PL is left unconnected, the power limiting feature will not be exercised. In the retry mode, the duty cycle during a fault will be nominally 3%, independent of input voltage. The average power dissipation in the external MOSFET with a shorted output will be proportional to input voltage, as shown by the equation:

$$
P_{\text{DISS}} = I_{\text{MAX}} \times V_{\text{IN}} \times 0.033 \tag{11}
$$

#### **calculating CT(min) for a given load capacitance without power limiting**

To ensure recovery from an overload when operating in the retry mode, there is a maximum total output capacitance which can be charged for a given  $t_{ON}$  (fault time) before causing a fault. For a worst case situation of a constant current load below the fault threshold,  $C_{T(min)}$  for a given output load capacitance (without power limiting) can be calculated from:

$$
C_{T(min)} = \frac{V_{IN} \times C_{OUT} \times 35 \times 10^{-6}}{I_{MAX} - I_{LOAD}}
$$
(12)

A larger load capacitance or a smaller  $C_T$  will cause a fault when recovering from an overload, causing the circuit to get stuck in a continuous hiccup mode. To handle larger capacitive loads, increase the value of  $C<sub>T</sub>$ . The equation can be easily re-written, if desired, to solve for  $C_{\text{OUT(max)}}$  for a given value of  $C_{\text{T}}$ .

For a resistive load of value R<sub>L</sub> and an output cap C<sub>OUT</sub>, C<sub>T(min)</sub> can be smaller than in the constant current case, and can be estimated from:

$$
C_{T(min)} = \frac{-C_{OUT} \times R_L \times \ln\left(1 - \frac{V_{IN}}{I_{MAX} \times R_L}\right)}{28 \times 10^3}
$$
(13)

Note that in the latch mode (or when first turning on in the retry mode), since the timing capacitor is not recovering from a previous fault, it is charging from 0 V rather than 0.5 V. This allows up to 50% more load capacitance without causing a fault.



#### **APPLICATION INFORMATION**

#### **estimating CT(min) when using power limiting**

If power limiting is used, the calculation of  $C_{T(min)}$  for a given  $C_{OUT}$  becomes considerably more complex, especially with a resistive load. This is because the C<sub>T</sub> charge current becomes a function of V<sub>OUT</sub>, which is changing with time. The amount of capacitance that can be charged (without causing a fault) when using power limiting will be significantly reduced for the same value  $C_T$ , due to the shorter t<sub>ON</sub> time.

The charge current contribution from the power limiting circuit is defined as:



t0: Normal condition – Output current is nominal, output voltage is at positive rail, V<sub>CC</sub>.

t1: Fault control reached − Output current rises above the programmed fault value, C<sub>T</sub> begins to charge with 35 µA + I<sub>PL</sub>.

t2: Maximum current reached – Output current reaches the programmed maximum level and becomes a constant current with value IMAX. t3: Fault occurs − C⊤ has charged to 1.5 V, fault output goes low, the FET turns off allowing no output current to flow, V<sub>OUT</sub> discharges to GND.

t4: Retry – C⊤ has discharged to 0.5 V, but fault current is still exceeded, C⊤ begins charging again, FET is on, V<sub>OUT</sub> increases. t3 to t5: Illustrates < 3% duty cycle depending upon RpL selected.

 $t6 = t4$ 

t7: Fault released, normal condition – return to normal operation of the circuit breaker

**Figure 3.** 



# **APPLICATION INFORMATION**

#### **constant current load**

For a constant current load in parallel with a load capacitor, the load capacitor will charge linearly. During that time:

$$
I_{PL(avg)} \approx \frac{\left(V_{IN} - V_{PL}\right)^2}{2 \times R_{PL} \times V_{IN}}
$$
\n(15)

Modifying equation (12) yields:

$$
V_{IN} \times C_{OUT} \times \left[\frac{\left(V_{IN} - V_{PL}\right)^2}{2 \times R_{PL} \times V_{IN}} + 35 \times 10^{-6}\right]
$$
  

$$
C_{T(min)} \approx \frac{V_{IN} \times C_{OUT} \times \left[\frac{\left(V_{IN} - V_{PL}\right)^2}{2 \times R_{PL} \times V_{IN}} + 35 \times 10^{-6}\right]}{V_{MAX} - V_{LOAD}}
$$
(16)



**W** TEXAS 12 **www.ti.com**

# **APPLICATION INFORMATION**

#### **parallel R-C load**

Determining  ${\sf C}_{\sf T(min)}$  for a parallel R-C load is more complex. First, the expression for the output voltage as a function of time is:

$$
V_{OUT(t)} = I_{MAX} \times R_{LOAD} \left( 1 - e^{-\frac{T_{START}}{R_{LOAD} \times C_{OUT}}} \right)
$$
\n(17)

Solving for  $T_{\text{STAT}}$  when  $V_{\text{OUT}} = V_{\text{IN}}$  yields:

$$
T_{\text{START}} = -R_{\text{LOAD}} \times C_{\text{OUT}} \times \ln\left(1 - \left(\frac{V_{\text{IN}}}{I_{\text{MAX}} \times R_{\text{LOAD}}}\right)\right)
$$
(18)

Assuming that the device is operating in the retry mode, where  $C_T$  is charging from 0.5 V to just below 1.5 V in time (t),  $C_T$  is defined as:

$$
C_{T} = \frac{I_{CT} \times dt}{dV} = I_{CT} \times dt, \text{ where}
$$
  

$$
I_{CT} = (I_{PL} + 35 \times 10^{-6})
$$
 (19)

Substituting equation (15) into (19) yields:

$$
C_{T(min)} = \left[ \frac{(v_{IN} - v_{PL})^2}{2 \times R_{PL} \times v_{IN}} + 35 \times 10^{-6} \right] \times dt
$$
\n(20)

This yields the following expression for  ${\rm C_{T(min)}}$  for a resistive load with power limiting. By substituting the value calculated for T<sub>START</sub> in equation (18) for dt,  ${\rm C_{T(min)}}$  is determined.

$$
C_{T(min)} = \left[ \frac{(v_{IN} - v_{PL})^2}{2 \times R_{PL} \times V_{IN}} + 35 \times 10^{-6} \right] \times T_{STAT}
$$
\n(21)



#### **APPLICATION INFORMATION**

#### **example**

The example in Figure 5 shows the UCC3919 in a typical application. A low value sense resistor and N-channel MOSFET minimize losses. With the values shown for R1, R2, and R<sub>S</sub>, the overcurrent fault will be 5-A nominal. Linear current limiting ( $I_{MAX}$ ) will occur at 7.14 A and the overload comparator will trip at 27 A. The calculations are shown below.

$$
I_{FAULT} = \frac{0.05}{R_S} = \frac{0.05}{0.01} = 5 \text{ A}
$$
\n(22)

$$
I_{MAX} = \frac{V_{CSP} - V_{IMAX}}{R_S} = \frac{1.5 \times R1}{(R1 + R2) \times R_S} = 7.14 A
$$
\n(23)

$$
{}^{1}OVERLOAD = I_{MAX} + \frac{0.2}{R_{S}} = 7.14 A + \frac{0.2}{0.01} = 27.14 A
$$
\n(24)

$$
T_{\text{OFF(sec)}} = \frac{C_{\text{T}}\mu\text{F}}{1.2} = \frac{0.01}{1.2} = 8.33 \text{ ms}
$$
 (25)

With the value shown for  $R_{PI}$ :

$$
{}^{I}PL(typ)
$$
(output shorted) =  $\left(\frac{V_{IN} - V_{PL}}{R_{PL}}\right) = \left(\frac{5 - 1.6}{10 k}\right) = 340 \mu A$  (26)

$$
t_{\text{ON}} \text{ (shorted)} = \frac{C_{\text{T}}}{I_{\text{PL}} + 35 \times 10^{-6}} = \frac{0.01 \times 10^{-6}}{375 \,\mu\text{A}} = 27 \,\mu\text{s}
$$
\n(27)

$$
P_{\text{DISS}} \text{ (shorted)} = \frac{I_{\text{MAX}} \times V_{\text{IN}} \times t_{\text{ON}}}{t_{\text{ON}} + t_{\text{OFF}}} = \frac{7.14 \times 5 \times 27 \,\mu\text{s}}{27 \,\mu\text{s} + 8.33 \times 10^{-3}} = 0.12 \,\text{W}
$$
\n(28)

For a worst case 1  $\Omega$  resistive load: C<sub>OUT(max)</sub>  $\approx$  47 µF.

For a worst case 5 A constant current load:  $C_{OUT(max)} \cong 27 \mu F$ .

With L/R grounded, the part will operate in the retry or *hiccup* mode. The values shown for  $C_T$  and R<sub>PL</sub> will yield a nominal duty cycle of 0.32% and an off time of 8.3 ms. With a shorted output, the average steady state power dissipation in Q1 will be less than 100 mW over the full input voltage range.

If power limiting is disabled by opening  $R_{PL}$ , then:

$$
t_{\text{FAULT}} = t_{\text{ON(sec)}} = \frac{C_{\text{T}}\mu\text{F} \times 1}{35} = 287 \,\mu\text{s}
$$
 (29)

$$
P_{\text{DISS}} \text{ (shorted)} = \frac{I_{\text{MAX}} \times V_{\text{IN}} \times t_{\text{ON}}}{t_{\text{ON}} + t_{\text{OFF}}} = \frac{7.14 \times 5 \times 287 \times 10^{-6}}{287 \times 10^{-6} + 8.33 \times 10^{-3}} = 1.2 \text{ W (with } V_{\text{IN}} = 5 \text{ V}) \tag{30}
$$

For a worst case 1- $\Omega$  resistive load: C<sub>OUT(max)</sub>  $\approx$  220 µF.

For a worst case 5 A constant current load:  $C_{\text{OUT(max)}} \cong 120 \,\mu\text{F}$ .





**APPLICATION INFORMATION**

**Figure 5. Application Circuit**

#### UDG−98137

#### **THERMAL INFORMATION**

#### **steady state conditions**

In normal operation, with a steady state load current below  $I_{FAULT}$ , the power dissipation in the external MOSFET will be:

$$
P_{\text{DISS}} = R_{\text{DS}(on)} \times I_{\text{LOAD}}^2 \tag{31}
$$

The junction temperature of the MOSFET can be calculated from:

$$
T_J = T_A + (P_{DISS} \times \theta_{JA})
$$
\n(32)

Where T<sub>A</sub> is the ambient temperature and  $\theta_{\sf JA}$  is the MOSFET's thermal resistance from junction to ambient. If the device is on a heatsink, then the following equation applies:

$$
\theta_{JA} = \theta_{JC} + \theta_{CS} + \theta_{SA}
$$
 (33)

Where  $\theta_{JC}$  is the MOSFET's thermal resistance from junction to case,  $\theta_{CS}$  is the thermal resistance from case to sink, and  $\theta_{SA}$  is the thermal resistance of the heatsink to ambient.

The calculated T<sub>J</sub> must be lower than the MOSFET's maximum junction temperature rating, therefore:

$$
\theta_{JA} < \frac{T_{J(max)} - T_A}{P_{DISS}} \tag{34}
$$



#### **THERMAL INFORMATION**

#### **transient thermal impedance**

During a fault condition in the retry mode, the average MOSFET power dissipation will generally be quite low due to the low duty cycle, as defined by:

$$
P_{\text{DISS}(avg)} = \frac{I_{\text{MAX}} \times V_{\text{IN}} \times t_{\text{ON}}}{t_{\text{ON}} + t_{\text{OFF}}}
$$
 (with output shorted) (35)

(In the latch mode,  $t_{\text{OFF}}$  will be the time between a fault and the time the device is reset.)

However, the pulse power in the MOSFET during  $t_{ON}$ , with the output shorted, is:

$$
P_{\text{DISS(pulse)}} = I_{\text{MAX}} \times V_{\text{IN}} \text{ (with output shorted)}
$$
\n(36)

In choosing t<sub>ON</sub> for a given V<sub>IN</sub>, I<sub>MAX</sub>, and duty cycle it is important to consult the manufacturer's transient thermal impedance curves for the MOSFET to make sure the device is within its safe operating area. These curves provide the user with the effective thermal impedance of the device for a given time duration pulse and duty cycle. Note that some of the impedance curves are normalized to one, in which case the transient impedance values must be multiplied by the dc (steady state) thermal resistance,  $\theta_{\text{JC}}$ .

For duty cycles not shown in the manufacturer's curves, the transient thermal impedance for any duty cycle and  $t_{ON}$  time (given a square pulse) can be estimated from [1]:

$$
\theta_{\text{JC}(\text{trans})} = \left( D \times \theta_{\text{JC}} \right) + (1 - D) \times \theta_{\text{SP}}
$$
\n
$$
t_{\text{O}} \tag{37}
$$

where D is the duty cycle:  $\frac{t_{ON}}{t_{ON}}$  $\frac{O(N)}{t_{\text{ON}} + t_{\text{OFF}}}.$ 

and  $\theta_{\rm SP}$  is the single pulse thermal impedance given in the transient thermal impedance curves for the time duration of interest ( $t_{\rm ON}$ ). Note that these are absolute numbers, not normalized. If the given single pulse impedance is normalized, it must first be multiplied by  $\theta_{\text{IC}}$  before using in the equation above.

This effective transient thermal impedance, when multiplied by the pulse power, will give the transient temperature rise of the die. To keep the junction temperature below the maximum rating, the following must be true:

$$
\theta_{JC(trains)} = \frac{T_{J(max)} - T_C}{P_{DISS(pulse)}}\tag{38}
$$

If necessary, the junction temperature rise can be reduced by reducing ton (using a smaller value for  $C_T$ ), or by reducing the duty cycle using the power limiting feature already discussed. Note that in either case, the amount of load capacitance,  $C_{\text{OUT}}$ , that can be charged before causing a fault, will also be reduced.



# **THERMAL INFORMATION**

#### **safety recommendations**

Although the UCC3919 is designed to provide system protection for all fault conditions, all integrated circuits can ultimately fail short. for this reason, if the UCC3919 is intended for use in safety critical applications where UL or some other safety rating is required, a redundant safety device such as a fuse should be placed in series with the device. The UCC3919 will prevent the fuse from blowing for virtually all fault conditions, increasing system reliability and reducing maintenance cost, in addition to providing the hot swap benefits of the device.

#### **references**

1. International Rectifier, HEXFET Power MOSFET Designer's Manual, Application Note 949B, Current Ratings, Safe Operating Area, and High Frequency Switching Performance of Power HEXFETs, pp.1553−1565, September 1993.



**RUMENTS** 

#### **PACKAGING INFORMATION**



**(1)** The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

**LIFEBUY:** TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

**NRND:** Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

**(2)** Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check <http://www.ti.com/productcontent> for the latest availability information and additional product content details.

**TBD:** The Pb-Free/Green conversion plan has not been defined.

**Pb-Free (RoHS):** TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

**Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

**Green (RoHS & no Sb/Br):** TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

**(3)** MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.



# **PACKAGE OPTION ADDENDUM**

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

**TEXAS TRUMENTS** www.ti.com 9-Aug-2008

**Pin1 Quadrant**

# **TAPE AND REEL INFORMATION**





#### **QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE**







# **PACKAGE MATERIALS INFORMATION**



\*All dimensions are nominal



# **MECHANICAL DATA**

MTSS001C – JANUARY 1995 – REVISED FEBRUARY 1999

# **14 PINS SHOWN**

#### **PW (R-PDSO-G\*\*) PLASTIC SMALL-OUTLINE PACKAGE**

**0,30 0,65**  $\rightarrow$   $\leftarrow$   $\rightarrow$   $\leftarrow$   $\rightarrow$   $\leftarrow$   $\frac{0,30}{0.40}$   $\oplus$  0,10  $\circ$ **0,19 14 8**  $\Box$  $A$ **0,15 NOM 4,50 6,60 4,30 6,20** ↑ **Gage Plane**  $\bigcirc$ ÷  $\begin{array}{c} \begin{array}{c} \begin{array}{c} \begin{array}{c} \end{array} \end{array} \end{array} \end{array} \end{array}$  $\Box$  $\Box$  $\Box$ ∐  $\Box$ П **0,25 1 7 0**°**–8**° **A 0,75 0,50 Seating Plane 0,15**  $\sim$  0,10 **1,20 MAX 0,05 PINS \*\* 8 14** 16 20 **24 28 DIM** A MAX 3,10 5,10 5,10 6,60 7,90 9,80 4,90 A MIN 2,90 4,90 7,70 9,60 6,40 **4040064/F 01/97**

NOTES: A. All linear dimensions are in millimeters.

- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusion not to exceed 0,15.
- D. Falls within JEDEC MO-153



D (R-PDSO-G16)

PLASTIC SMALL-OUTLINE PACKAGE



NOTES: A. All linear dimensions are in inches (millimeters).

B. This drawing is subject to change without notice.

6 Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed .006 (0,15) per end.

 $\hat{\mathbb{D}}$  Body width does not include interlead flash. Interlead flash shall not exceed .017 (0,43) per side.

E. Reference JEDEC MS-012 variation AC.



 $D(R - PDSO - G16)$ 



NOTES:

A. All linear dimensions are in millimeters.

- B. This drawing is subject to change without notice.
- C. Refer to IPC7351 for alternate board design.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525
- E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



# $N (R-PDIP-T**)$

PLASTIC DUAL-IN-LINE PACKAGE

16 PINS SHOWN



NOTES:

- A. All linear dimensions are in inches (millimeters). B. This drawing is subject to change without notice.
- $\Diamond$  Falls within JEDEC MS-001, except 18 and 20 pin minimum body length (Dim A).
- $\overline{\textcircled{b}}$  The 20 pin end lead shoulder width is a vendor option, either half or full width.



#### **IMPORTANT NOTICE**

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed.

TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third-party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

TI products are not authorized for use in safety-critical applications (such as life support) where a failure of the TI product would reasonably be expected to cause severe personal injury or death, unless officers of the parties have executed an agreement specifically governing such use. Buyers represent that they have all necessary expertise in the safety and regulatory ramifications of their applications, and acknowledge and agree that they are solely responsible for all legal, regulatory and safety-related requirements concerning their products and any use of TI products in such safety-critical applications, notwithstanding any applications-related information or support that may be provided by TI. Further, Buyers must fully indemnify TI and its representatives against any damages arising out of the use of TI products in such safety-critical applications.

TI products are neither designed nor intended for use in military/aerospace applications or environments unless the TI products are specifically designated by TI as military-grade or "enhanced plastic." Only products designated by TI as military-grade meet military specifications. Buyers acknowledge and agree that any such use of TI products which TI has not designated as military-grade is solely at the Buyer's risk, and that they are solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI products are neither designed nor intended for use in automotive applications or environments unless the specific TI products are designated by TI as compliant with ISO/TS 16949 requirements. Buyers acknowledge and agree that, if they use any non-designated products in automotive applications, TI will not be responsible for any failure to meet such requirements.

Following are URLs where you can obtain information on other Texas Instruments products and application solutions:



Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2008, Texas Instruments Incorporated