

# **MICREL**

## **General Description**

The SY89809AL is a high-performance bus clock driver with nine differential High-Speed Transceiver Logic (HSTL) output pairs. The part is designed for use in low-voltage (3.3V/1.8V) applications, which require a large number of outputs to drive precisely aligned, ultra-low skew signals to their destination. The input is multiplexed from either HSTL or Low-Voltage Positive-Emitter-Coupled Logic (LVPECL) by the CLK\_SEL pin. The Output Enable (OE) is synchronous so that the outputs will only be enabled/disabled when they are already in the LOW state. This avoids any chance of generating a runt clock pulse when the device is enabled/disabled as can happen with an asynchronous control.

The SY89809AL features low pin-to-pin skew (15ps typical) and low part-to-part skew (100ps typical). The SY89809AL is available in a single space-saving package, enabling a lower overall cost solution.

Datasheets and support documentation can be found on Micrel's web site at: <u>www.micrel.com</u>.

#### Precision Edge<sup>®</sup>

#### Features

- 3.3V core supply, 1.8V output supply for reduced power
- LVPECL and HSTL inputs
- Nine differential HSTL (low-voltage swing) output pairs
- HSTL outputs drive 50Ω-to-ground with no offset voltage
- 750MHz maximum clock frequency
- Low part-to-part skew (100ps typical)
- Low pin-to-pin skew (15ps typical)
- Available in 32-pin TQFP

#### **Applications**

- High-performance PCs
- Workstations
- Parallel processor-based systems
- Other high-performance computing
- Communications

| Level        | Direction | Signal                  |
|--------------|-----------|-------------------------|
| HSTL         | Input     | HSTL_CLK, /HSTL_CLK     |
| HSTL         | Output    | Q0 – Q8, /Q0 – /Q8      |
| LVPECL       | Input     | LVPECL_CLK, /LVPECL_CLK |
| LVCMOS/LVTTL | Input     | CLK_SEL, OE             |

|                          | Table 1. Signal Groups |            |             |  |  |  |  |  |  |
|--------------------------|------------------------|------------|-------------|--|--|--|--|--|--|
| <b>OE</b> <sup>(1)</sup> | CLK_SEL                | Q0 – Q8    | /Q0 – /Q8   |  |  |  |  |  |  |
| 0                        | 0                      | LOW        | HIGH        |  |  |  |  |  |  |
| 0                        | 1                      | LOW        | HIGH        |  |  |  |  |  |  |
| 1                        | 0                      | HSTL_CLK   | /HSTL_CLK   |  |  |  |  |  |  |
| 1                        | 1                      | LVPECL_CLK | /LVPECL_CLK |  |  |  |  |  |  |

#### Table 2. Truth Table

Note:

 The OE (output enable) signal is synchronized with the low level of the HSTL\_CLK and LVPECL\_CLK signal.

Precision Edge is a registered trademark of Micrel, Inc.

Micrel Inc. • 2180 Fortune Drive • San Jose, CA 95131 • USA • tel +1 (408) 944-0800 • fax + 1 (408) 474-1000 • http://www.micrel.com

**Block Diagram** 

OE



D

## Ordering Information<sup>(1)</sup>

| Part Number                     | Package<br>Type | Operating<br>Range | Package Marking                             | Lead Finish      |
|---------------------------------|-----------------|--------------------|---------------------------------------------|------------------|
| SY89809ALTZ <sup>(3)</sup>      | T32-1           | Commercial         | SY89809ALTZ with Pb-Free bar-line indicator | Matte-Sn Pb-Free |
| SY89809ALTZTR <sup>(2, 3)</sup> | T32-1           | Commercial         | SY89809ALTZ with Pb-Free bar-line indicator | Matte-Sn Pb-Free |

#### Notes:

1. Contact factory for die availability. Dice are guaranteed at  $T_A = 25^{\circ}C$ , DC Electricals only.

2. Tape and Reel.

3. Pb-Free package is recommended for new designs.

## **Pin Configuration**



32-Pin TQFP (T32-1)

#### **Pin Description**

| Pin Number                               | Pin Name                   | Туре         | Pin Function                                                                                                                                                                                                                                                                                        |
|------------------------------------------|----------------------------|--------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 2, 3                                     | HSTL_CLK,<br>/HSTL_CLK     | HSTL Input   | Differential clock input selected by CLK_SEL. Can be left floating if not selected. Floating input, if selected, produces a LOW at HSTL_CLK and a HIGH at /HSTL_CLK. HSTL input signal requires external termination 50Ω-to-ground.                                                                 |
| 5, 6                                     | LVPECL_CLK,<br>/LVPECL_CLK | LVPECL Input | Differential clock input selected by CLK_SEL. Can be left floating if not selected. Floating input, if selected, produces a LOW at LVPECL_CLK and a HIGH at /LVPECL_CLK. Non-inverted input has a 75k $\Omega$ pull-down. Inverted input has a 75k $\Omega$ pull-down and a 37.5k $\Omega$ pull-up. |
| 4                                        | CLK_SEL                    | LVTTL Input  | Selected HSTL_CLK input when LOW and LVPECL_CLK output when HIGH. 37.5k $\Omega$ pull-up.                                                                                                                                                                                                           |
| 8                                        | OE                         | LVTTL Input  | Enable input synchronized internally to prevent glitching of the Q0-Q8 and /Q0-/Q8 outputs. OE high-to-low transition ensures outputs remain disabled during the next clock cycle. OE low-to-high transition enables normal operation of the next input clock. $37.5k\Omega$ pull-up.               |
| 31, 29, 27, 23,<br>21, 19, 15, 13,<br>11 | Q0 – Q8                    | HSTL Output  | Differential clock outputs from HSTL_CLK when CLK_SEL = LOW and and from LVPECL outputs when CLK_SEL = HIGH. HSTL outputs must be terminated with 50 $\Omega$ to GND. Q0-Q8 outputs are static LOW when OE = LOW. Unused output pairs may be left floating.                                         |

## Pin Description (Continued)

| Pin Number                               | Pin Name  | Туре                | Pin Function                                                                                                                                                                                                                                               |
|------------------------------------------|-----------|---------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 30, 28, 26, 22,<br>20, 18, 14, 12,<br>10 | /Q0 – /Q8 | HSTL Output         | Differential clock outputs from HSTL_CLK when CLK_SEL = LOW and from LVPECL outputs when CLK_SEL = HIGH. HSTL outputs must be terminated with 50 $\Omega$ to GND. /Q0-/Q8 outputs are static HIGH when OE = LOW. Unused output pairs may be left floating. |
| 1                                        | VCCI      | VCC Core<br>Power   | Core $V_{CC}$ connected to 3.3V supply. Bypass with 0.1 $\mu F$ in parallel with 0.01 $\mu F$ low ESR capacitors as close to $V_{CCI}$ pin as possible.                                                                                                    |
| 9, 16, 17, 24,<br>25, 32                 | VCCO      | VCC Output<br>Power | Output Buffer VCC connected to 1.8V supply. Bypass with 0.1µF in parallel with 0.01µF low ESR capacitors as close to V <sub>CCO</sub> pins as possible. All V <sub>CCO</sub> pins should be connected together on the PCB.                                 |
| 7                                        | GND       | Ground              | Ground.                                                                                                                                                                                                                                                    |

## Absolute Maximum Ratings<sup>(1)</sup>

| Input Voltage (V <sub>IN</sub> )            | –0.5V to V <sub>CCI</sub> |
|---------------------------------------------|---------------------------|
| V <sub>CC</sub> Pin Potential to Ground Pin |                           |
| (V <sub>CCI</sub> , V <sub>CCO</sub> )      |                           |
| Output Current (I <sub>OUT</sub> )          |                           |
| Continuous                                  | 50mA                      |
| Surge                                       | 100mA                     |
| Lead Temperature (soldering, 20sec.)        |                           |
| Storage Temperature (T <sub>s</sub> )       | 65°C to ±150°C            |

## **Operating Ratings**<sup>(2)</sup>

| Supply Voltage                        |                |
|---------------------------------------|----------------|
| (V <sub>CCI</sub> )                   | +3.0V to +3.6V |
| (V <sub>CCO</sub> )                   | +1.6V to +2.0V |
| Ambient Temperature (T <sub>A</sub> ) | 0°C to +85°C   |
| Package Thermal Resistance            |                |
| TQFP (θ <sub>JA</sub> )               |                |
| -Still-Air                            | 50°C/W         |
| –500lfpm                              | 42°C/W         |
| TQFP (θ <sub>JC</sub> )               | 20°C/W         |

#### **DC Electrical Characteristics**

 $T_A = 0^{\circ}C$  to +85°C, unless otherwise noted.

| Symbol           | Parameter                                                                              | Condition | Min.                     | Тур. | Max.                     | Units |
|------------------|----------------------------------------------------------------------------------------|-----------|--------------------------|------|--------------------------|-------|
| Power S          | upply                                                                                  |           |                          |      |                          |       |
| Vcci             | V <sub>CC</sub> Core                                                                   |           | 3.0                      | 3.3  | 3.6                      | V     |
| V <sub>cco</sub> | V <sub>CC</sub> Output                                                                 |           | 1.6                      | 1.8  | 2.0                      | V     |
| I <sub>CCI</sub> | I <sub>CC</sub> Core                                                                   |           |                          | 65   | 90                       | mA    |
| HSTL             |                                                                                        |           |                          |      |                          |       |
| V <sub>OH</sub>  | Output HIGH Voltage <sup>(3)</sup>                                                     |           | 1.0                      |      | 1.2                      | V     |
| V <sub>OL</sub>  | Output LOW Voltage <sup>(3)</sup>                                                      |           | 0.1                      |      | 0.4                      | V     |
| VIH              | Input HIGH Voltage                                                                     |           | V <sub>X</sub> +0.1      |      | 1.6                      | V     |
| VIL              | Input LOW Voltage                                                                      |           | -0.3                     |      | V <sub>X</sub> – 0.1     | V     |
| V <sub>X</sub>   | Input Crossover Voltage                                                                |           | 0.68                     |      | 0.9                      | V     |
| IIH              | Input HIGH Current                                                                     |           | -350                     |      | 20                       | μA    |
| IIL              | Input LOW Current                                                                      |           | -500                     |      |                          | μA    |
| VIHCMR           | Input HIGH Voltage Common<br>Mode Range( Differential<br>Configuration)                |           | 0.6                      |      | 1.6                      | V     |
| LVPECL           |                                                                                        |           |                          |      |                          |       |
| VIH              | Input HIGH Voltage                                                                     |           | V <sub>CCI</sub> – 1.145 |      | V <sub>CCI</sub> - 0.895 | V     |
| VIL              | Input LOW Voltage                                                                      |           | V <sub>CCI</sub> – 1.945 |      | V <sub>CCI</sub> – 1.695 | V     |
| I <sub>IH</sub>  | Input HIGH Current                                                                     |           | –150                     |      | 150                      | μA    |
| IIL              | Input LOW Current                                                                      |           | -150                     |      | 150                      | μA    |
| VIHCMR           | Input HIGH Voltage Common<br>Mode Range( Differential<br>Configuration) <sup>(4)</sup> |           | 1.2                      |      | V <sub>CCI</sub>         | V     |

Notes:

1. Exceeding the absolute maximum rating may damage the device.

2. The device is not guaranteed to function outside its operating rating.

3. Outputs loaded with  $50\Omega$  to ground.

4. V<sub>IHCMR</sub> max varies 1:1 with V<sub>CCI</sub>. The V<sub>IHCMR</sub> range is referenced to the most positive side of the differential input signal.

## **DC Electrical Characteristics**

 $T_A = 0^{\circ}C$  to +85°C, unless otherwise noted.

| Symbol          | Parameter          | Condition | Min. | Тур. | Max. | Units |
|-----------------|--------------------|-----------|------|------|------|-------|
| LVCMOS          | S/LVTTL            |           |      |      |      |       |
| V <sub>IH</sub> | Input HIGH Voltage |           | 2.0  |      |      | V     |
| VIL             | Input LOW Voltage  |           |      |      | 0.8  | V     |
| I <sub>IH</sub> | Input HIGH Current |           | -150 |      | 150  | μA    |
| IIL             | Input LOW Current  |           | -300 |      | 300  | μA    |

## AC Electrical Characteristics<sup>(5)</sup>

 $T_A = 0^{\circ}C$  to +85°C, unless otherwise noted.

|                                |                                              |      | 0    |      | 25°C |      | 85°C |      |      |      |       |
|--------------------------------|----------------------------------------------|------|------|------|------|------|------|------|------|------|-------|
| Symbol                         | Parameters                                   | Min. | Тур. | Max. | Min. | Тур. | Max. | Min. | Тур. | Max. | Units |
|                                | Differential Output Voltage                  |      |      |      |      |      |      |      |      |      |       |
| V.                             | F <sub>OUT</sub> < 100MHz                    | 600  | 800  |      | 600  | 800  |      | 600  | 800  |      |       |
| V <sub>Opp</sub>               | F <sub>OUT</sub> < 500MHz                    | 600  | 700  |      | 600  | 700  |      | 600  | 700  |      | mV    |
|                                | F <sub>OUT</sub> < 750MHz                    | 450  | 510  |      | 450  | 510  |      | 450  | 510  |      |       |
|                                | Propagation Delay                            |      |      |      |      |      |      |      |      |      |       |
| t <sub>PLH</sub>               | (Differential Configuration)                 |      |      |      |      |      |      |      |      |      | 20    |
| t <sub>PHL</sub>               | LVPECL_CLK to Q                              | 680  | 800  | 930  | 700  | 820  | 950  | 780  | 920  | 1070 | ps    |
|                                | HSTL_CLK to Q                                | 690  | 830  | 990  | 700  | 850  | 1000 | 790  | 950  | 1110 |       |
| +                              | Pin-to-Pin Skew <sup>(6)</sup>               |      | 15   | 25   |      | 15   | 25   |      | 15   | 25   |       |
| t <sub>Skew</sub>              | Part-to-Part Skew <sup>(7)</sup>             |      | 100  | 200  |      | 100  | 200  |      | 100  | 200  | ps    |
| t <sub>JITTER</sub>            | Random Clock Jitter (RMS)                    |      | 1.4  | 3    |      | 1.4  | 3    |      | 1.4  | 3    | ps    |
|                                | Input Voltage Swing <sup>(8)</sup>           |      |      |      |      |      |      |      |      |      |       |
| $V_{PP}$                       | LVPECL                                       | 200  |      |      | 200  |      |      | 200  |      |      |       |
|                                | HSTL                                         | 200  |      | 1900 | 200  |      | 1900 | 200  |      | 1900 | mV    |
| ts                             | OE Set-Up Time <sup>(9)</sup>                | 0.5  |      |      | 0.5  |      |      | 0.5  |      |      | ns    |
| t <sub>H</sub>                 | OE Hold Time                                 | 0.5  |      |      | 0.5  |      |      | 0.5  |      |      | ns    |
| t <sub>r,</sub> t <sub>f</sub> | Output Rise/Fall Times<br>(20% to 80%) Q, /Q | 350  |      | 600  | 350  | 450  | 600  | 350  |      | 600  | ps    |

#### Notes:

5. Outputs loaded with  $50\Omega$  to ground. Airflow  $\ge$  500lfpm.

6. The Pin-to-Pin skew is defined as the worst-case difference between any two similar delay paths within a single device operating at the same voltage and temperature.

7. The Part-to-Part skew is defined as the absolute worst-case difference between any two delay paths on any two devices operating at the same voltage and temperature.

8. V<sub>PP</sub> is the Input Voltage swing required to maintain AC characteristics listed herein. It represents the input voltage swing for CLK or /CLK.

9. OE set-up time is defined with respect to the rising edge of the clock. OE HIGH-to-LOW transition ensures outputs remain disabled during the next clock cycle.

#### **Output Waveforms**



Figure 1. 100MHz Output Waveform

Figure 2. 500MHz Output Waveform

## Frequency vs. Amplitude





Figure 3. Output Enable Timing Diagram

#### **Package Information**



32-Pin TQFP (T32-1)

#### MICREL, INC. 2180 FORTUNE DRIVE SAN JOSE, CA 95131 USA TEL +1 (408) 944-0800 FAX +1 (408) 474-1000 WEB <u>http://www.micrel.com</u>

The information furnished by Micrel in this data sheet is believed to be accurate and reliable. However, no responsibility is assumed by Micrel for its use. Micrel reserves the right to change circuitry and specifications at any time without notification to the customer.

Micrel Products are not designed or authorized for use as components in life support appliances, devices or systems where malfunction of a product can reasonably be expected to result in personal injury. Life support devices or systems are devices or systems that (a) are intended for surgical implant into the body or (b) support or sustain life, and whose failure to perform can be reasonably expected to result in a significant injury to the user. A Purchaser's use or sale of Micrel Products for use in life support appliances, devices or systems is a Purchaser's own risk and Purchaser agrees to fully indemnify Micrel for any damages resulting from such use or sale.

© 2010 Micrel, Incorporated.