

User's Guide SLLU238-June 2017

# UCC53x0xD Evaluation Module

The manual describes the UCC53x0xD evaluation module (EVM). The UCC53x0x EVM allows designers to evaluate device AC and DC performance of the complete UCC53x0 family of devices (split output, Miller clamp, UVLO) with a prepopulated capacitive load or user-installed IGBT in the standard TO-247 package.

# WARNING

Although these devices provide galvanic isolation of up to 3000 V, the EVM cannot be used for isolation voltage testing. Voltage exceeding the EVM ratings ( $V_{CC1} > 15$  V,  $V_{CC2} - V_{EE2} > 33$  V, or IGBT collector-emitter voltage  $V_{CE} > 50$  V) can damage the EVM resulting in personal injury.

#### Contents

| 1 | Over\  | riew                                                   | . 2 |
|---|--------|--------------------------------------------------------|-----|
| 2 | Pin C  | onfiguration of the UCC53x0 Isolated IGBT Gate Drivers | . 2 |
| 3 |        | Setup and Precautions                                  |     |
|   |        | Before You Begin                                       |     |
|   |        | Power Supply Connections                               |     |
|   | 3.3    | Signal Connections                                     | . 5 |
| 4 | Exam   | ple Measurements                                       | . 6 |
| 5 | Printe | d-Circuit Board and Layout                             | . 9 |
|   |        | UCC53x0 Operation                                      |     |
|   |        | UCC53x0D EVM Bill of Materials                         |     |
|   |        |                                                        |     |

#### List of Figures

| 1  | UCC53x0x Pin Configurations                                  | 2  |
|----|--------------------------------------------------------------|----|
| 2  | UCC53x0 EVM Power Supply Schematic                           | 4  |
| 3  | Input Power Supply (J2) and Output Power Supply (J3)         | 4  |
| 4  | UCC53x0S EVM Signal Path Schematic                           | 5  |
| 5  | UCC53x0S Device Input and Output                             | 6  |
| 6  | UCC53x0M Device Input and Output                             | 7  |
| 7  | UCC53x0E Device Input and Output With Unipolar Output Supply | 8  |
| 8  | UCC53x0E Device Input and Output With Bipolar Output Supply  | 8  |
| 9  | UCC5320SD EVM                                                | 9  |
| 10 | UCC53x0D EVM Top Layer                                       | 9  |
| 11 | UCC53x0D EVM Bottom Layer                                    | 10 |

#### List of Tables

| 1 | UCC53x0 Configurations | 5  |
|---|------------------------|----|
| 2 | Test Points            | 11 |
| 3 | Bill of Materials      | 12 |

# Trademarks

Overview

Texas

All trademarks are the property of their respective owners.

# 1 Overview

The UCC53x0x family of devices is a  $3\text{-}kV_{\text{RMS}}$ , basic isolated, IGBT and MOSFET gate driver with split outputs (UCC53x0S), Miller clamp (UCC53x0M), and UVLO (UCC53x0E) features. These gate drivers are capable of sourcing and sinking 0.5 A to 10 A of peak current, depending on the device. The input side operates from a single 3-V to 15-V supply. The output side allows for a supply range from a minimum of 15 V to a maximum of 33 V. Two complementary CMOS inputs control the output state of the gate driver. The short propagation time ensures accurate control of the output stage.

When the IGBT is turned off during normal operation with bipolar output supply, the output is hard clamped to  $V_{EE2}$  in a UVLO (UCC53x0E) device. The UCC53x0M devices, with a unipolar output supply, have an active Miller clamp, allowing Miller current to sink across a low-impedance path which prevents the IGBT from being dynamically turned on during high-voltage transient conditions. The UCC53x0S device, which has a split output, provides better control over the rise and fall time of the driver output.

# 2 Pin Configuration of the UCC53x0 Isolated IGBT Gate Drivers





Figure 1. UCC53x0x Pin Configurations



#### 3 **EVM Setup and Precautions**

Voltage

#### 3.1 **Before You Begin**

The following warnings and cautions are noted for the safety of anyone using or working close to the UCC53x0 EVM. Observe all safety precautions.



Warning Warning Hot surface. Contact may cause burns. Do not touch.



**Danger High** The UCC53x0 EVM does not have an isolation boundary. If you apply high voltage to this board, all terminals should be considered high voltage. Electric shock is possible when connecting the board to live wire. The board should be handled with care by a professional. For safety, use of isolated test equipment with overvoltage and overcurrent protection is highly recommended.

# CAUTION

Do not leave EVM powered while unattended.

The IGBT device can be populated on board only for low current functionality testing. The IGBT device requiring heat sink (high load current) must be externally connected and is not recommended to be populated on EVM.

# 3.2 Power Supply Connections

Figure 2 shows the UCC53x0 EVM power supply schematic.



Figure 2. UCC53x0 EVM Power Supply Schematic

The input side of the UCC53x0x EVM ( $V_{CC1}$ ) operates from a single 3-V to 15-V power supply and connected by J2. A test point (TP1) is available for monitoring the input power supply.

The UCC53x0 EVM provides connections for evaluating the output side ( $V_{CC2}$ ,  $V_{EE2}$ ) with either a bipolar or unipolar power supply, from a minimum 15 V to maximum 33 V.  $V_{CC2}$  and  $V_{EE2}$  can be supplied at J3. The D1 and D3 diodes and R1 and R7 resistors are provided for supply reverse polarity protection and to limit the supply current.



Figure 3. Input Power Supply (J2) and Output Power Supply (J3)

# 3.3 Signal Connections

The UCC53x0 EVM is a universal EVM designed to support the complete UCC53x0 family of devices. The same EVM can be used for a split output, Miller clamp, and UVLO device by configuring it according to Figure 4.



Figure 4. UCC53x0S EVM Signal Path Schematic

Table 1 lists the UCC53x0 configurations.

Table 1. UCC53x0 Configurations

| UCC53x0 Configurations | Pin 7 | R3    | R4   | R5  | R6  |
|------------------------|-------|-------|------|-----|-----|
| UCC53x0Sx: Split       | OUTL  | 3.3 Ω | DNI  | DNI | 0 Ω |
| UCC53x0Mx: Miller      | CLAMP | 0 Ω   | 10 Ω | DNI | 0 Ω |
| UCC53x0Ex: UVLO-GND2   | GND2  | DNI   | 10 Ω | 0 Ω | DNI |

# 3.3.1 I/O Connections

Figure 4 shows the signal path schematic of the EVM. The J1 jumper allows for stimulus or monitoring of the device I/O pins IN+ and IN–. The test points TP2 and TP3 provide additional access to the I/O pins.

# 3.3.2 Output and Loading

The EVM comes populated with a 330-nF load (C16) on the output side. The user can replace the populated capacitive load with a load of choice to emulate the required system scenario. The output can be monitored directly with TP6. The gate resistors, R2 and R3, control the rise and fall times of the output (OUTH and OUTL). These resistors can be modified by the user to alter the turnon and turnoff characteristics of the output.

The EVM also allows for functional evaluation of the device with an IGBT at light loads (low current and voltage < 50 V). The IGBT device that requires a heat sink (higher load current) should be externally connected and is not recommended to be populated on the EVM. During evaluation with an IGBT load, the preinstalled capacitive load (C16) must be removed.

The EVM provides an additional connection (J4) for applying an external power supply to the IGBT collector. The EVM is not intended for high voltage testing and the voltage applied to J4 should be limited to 50-V DC.



#### 3.3.3 EVM Configurations

#### 3.3.3.1 Split (UCC53x0S)

The OUTL pin (pin 7) is connected to the gate by a  $3.3-\Omega$  resistor (R3) while the OUTH pin is connected to the gate using a  $10-\Omega$  resistor (R2). This configuration enables separate control over rise and fall times. The R4 and R5 resistors must be removed and the R6 resistor must be connected by a  $0-\Omega$  resistor to ensure proper connection to GND2 pin (pin 8).

#### 3.3.3.2 Miller-Clamp (UCC53x0M)

The CLAMP pin (pin 7) is connected to the gate by a  $0-\Omega$  resistor (R3). The gate must also be connected to the OUT pin with a diode and series  $10-\Omega$  resistance (R4). The R5 resistor must be removed and the R6 resistor must be connected by a  $0-\Omega$  resistor to ensure proper connection to GND2 pin (pin 8).

#### 3.3.3.3 UVLO-GND2 (UCC53x0E)

In this configuration, pin 7 becomes the GND2 pin, while pin 8 becomes  $V_{EE2}$  where negative voltage with respect to GND2 can be applied. The R3 and R6 resistor must both be removed and the R5 resistor must be connected by a 0- $\Omega$  resistor to ensure proper connection to GND2 pin (pin 7). The gate must also be connected to the OUT pin with a diode and series 10- $\Omega$  resistance (R4).

#### 4 Example Measurements

Figure 5 shows measurements performed under the default EVM configuration (with R3 = 3.3  $\Omega$ , R6 = 0  $\Omega$ , and R4 and R5 not populated). For these measurements, V<sub>IN-</sub> is connected to GND1.



Figure 5. UCC53x0S Device Input and Output

Figure 6 shows the input and output of the UCC53x0M device for a 10-kHz input signal with R3 = 0  $\Omega$ , R4 = 10  $\Omega$ , R6 = 0, and R5 not populated.



| 5.00V/ 2 | 10.0V/ 3 | 4 | 1.0005 | 50.00%/ | Auto <b>F</b> 1 2.31V |
|----------|----------|---|--------|---------|-----------------------|
|          |          | 1 |        |         | 🔆 🔆 Agilent           |
|          |          | + |        |         | # Acquisition         |
| _        | _        |   |        | _       | Normal<br>1.00GSa/s   |
|          |          | 1 |        |         | . Channels            |
| N+       | -        | - |        |         | DC 10.0               |
|          |          |   |        |         | DC 10.0               |
|          |          |   |        |         | DC 1.00               |
|          |          | - |        |         | DC 1.00               |
|          |          | - |        |         | Measurements          |
|          |          |   |        |         | Freq(1):<br>10.001kH  |
| -        |          |   |        |         | Top(1):               |
|          |          | - |        |         | 4.6                   |
|          | _        | - |        |         | Top(2):               |
| OUT      |          | - | -      | -       | 18.1                  |

Figure 6. UCC53x0M Device Input and Output



Example Measurements

www.ti.com

Figure 7 shows output of the UCC53x0E EVM for a 10-kHz input signal with R4 = 10  $\Omega$ , R5 = 0  $\Omega$ , R3 and R6 not populated, with a unipolar output supply (V<sub>CC2</sub> = 18 V, V<sub>EE2</sub> = GND2).



Figure 7. UCC53x0E Device Input and Output With Unipolar Output Supply

Figure 8 shows output of the UCC53x0E EVM for a 10-kHz input signal with R4 = 10  $\Omega$ , R5 = 0  $\Omega$ , R3 and R6 not populated, and a bipolar output supply (V<sub>CC2</sub> = 15 V, V<sub>EE2</sub> = -15 V).



Figure 8. UCC53x0E Device Input and Output With Bipolar Output Supply



# 5 Printed-Circuit Board and Layout

The UCC53x0 device is an isolated gate driver with several important features. The printed-circuit board (PCB) and EVM, as shown in Figure 9, have been designed to support the UCC53x0S, UCC53x0M, UCC53x0E family of devices and to allow the user to evaluate basic operation and features. The left side of the PCB contains the interface to the input and control functions of the integrated circuit (IC). The right side of the PCB has been designed to interface to an IGBT. No electrical connections exist between the right and left sides of the PCB.

Figure 10 and Figure 11 show the PCB layout for UCC53x0D EVM.



Figure 9. UCC5320SD EVM



Figure 10. UCC53x0D EVM Top Layer







# 5.1 UCC53x0 Operation

#### 5.1.1 Input-Side Operation: DC Power and Control

#### 5.1.1.1 DC Input Power

The left side of the UCC53x0 (and therefore the PCB) can be operated using either a 3-V ( $\pm$ 10%) to 15-V ( $\pm$ 10%) DC power supply. The user can choose to operate the UCC53x0 EVM by battery. The DC power supply must be connected to the J2 terminal.

#### 5.1.1.2 Control

The interface to the device is via the J1 header. It contains the IN+ and IN– inputs. The J1 header allows easy connections to test equipment using standard clip leads. The IN+ and IN– control signals have test points for additional connections. These are test points TP2 and TP3.

#### 5.1.2 Output-Side Operation

#### 5.1.2.1 DC Output Power

Power is provided to  $V_{CC2}$  on the right side of the device at J3 terminal as shown in Figure 3. The DC supply must be able to provide a bias voltage over the range of 15 V DC to 33 V DC. The user can choose to operate the UCC53x0 EVM by battery. If a negative gate drive is required, a DC supply (or battery) must be connected across  $V_{EE2}$  (-17.5 V to 0 V) at the J3 terminal as shown in Figure 3. The voltage across  $V_{CC2}$  and  $V_{EE2}$  must not exceed 33 V for operation.

#### 5.1.2.2 Load

As shipped, the UCC53x0 EVM does not have an IGBT installed. The user can populate IGBT for low current functionality testing at the pads provided. The IGBT device that requires a heat sink (higher load current) should be externally connected and is not recommended to be populated on the EVM. Most IGBTs are available in the standard TO-247 package.



# 5.1.3 Test Points

Test points have been provided for ready access to signal monitoring and are listed in Table 2.

| Test point | Туре                            | Function                           |
|------------|---------------------------------|------------------------------------|
| TP1        | Supply                          | V <sub>CC1</sub> (side1)           |
| TP2        | Input                           | IN+ (side1)                        |
| TP3        | Input                           | IN- (side1)                        |
| TP4        | Ground                          | GND1(Side1)                        |
| TP5        | Input                           | Collector voltage (side2)          |
| TP6        | Output                          | Gate voltage (side2)               |
| TP7        | Input                           | Emitter voltage (side2)            |
|            | GND and Negative supply voltage | UCC53x0E: V <sub>EE2</sub> (side2) |
| TP8        |                                 | UCC53x0S: GND2 (side2)             |
|            |                                 | UCC53x0M: GND2 (side2)             |
| TP9        | GND                             | GND2 (side2)                       |
| TP10       | Supply                          | V <sub>CC2</sub> (side 2)          |

#### **Table 2. Test Points**



Printed-Circuit Board and Layout

# 5.2 UCC53x0D EVM Bill of Materials

Table 3 lists the UCC53x0D EVM bill of materials.

# Table 3. Bill of Materials

| Quantity | Designator                                              | Value           | Description                                                               | Manufacturer              | Part Number         |
|----------|---------------------------------------------------------|-----------------|---------------------------------------------------------------------------|---------------------------|---------------------|
| 1        | J1                                                      |                 | Header, 100mil, 4x2, Gold, SMT                                            | Molex                     | 0015910080          |
| 1        | C16                                                     | 0.33µF          | CAP, Film, 0.33 µF, 250 V, ±5%, AEC-Q200 Grade 1, TH                      | TDK                       | B32521C3334J189     |
| 1        | D2                                                      | 40V             | Diode, Schottky, 40 V, 0.75 A, AEC-Q101, SOD-323                          | Infineon Technologies     | BAT165E6327HTSA1    |
| 3        | C3, C9, C15                                             | 0.1µF           | CAP, CERM, 0.1 μF, 50 V, ±10%, X7R, 0805                                  | Kemet                     | C0805C104K5RACTU    |
| 3        | C2, C8, C14                                             | 1µF             | CAP, CERM, 1 μF, 50 V, ±10%, X7R, 0805                                    | Kemet                     | C0805C105K5RACTU    |
| 2        | C6, C12                                                 | 4.7μF           | CAP, CERM, 4.7 μF, 50 V, ±10%, X5R, 0805                                  | ТDК                       | C2012X5R1H475K125AB |
| 3        | C1, C7, C13                                             | 10µF            | CAP, CERM, 10 μF, 50 V, ±10%, X5R, 1206_190                               | Samsung Electro-Mechanics | CL31A106KBHNNNE     |
|          |                                                         | DNI (UCC53x0E)  |                                                                           |                           |                     |
| I        | R3                                                      | 0Ω (UCC53x0M)   | RES, 0, 1%, 0.75 W, AEC-Q200 Grade 0, 1210                                | Vishay-Dale               | CRCW12100000Z0EAHP  |
|          |                                                         | 3.3Ω (UCC53x0S) | RES, 3.30, 1%, 0.75 W, AEC-Q200 Grade 0, 1210                             | Vishay-Dale               | CRCW12103R30FKEAHP  |
| 3        | R1, R2, R7                                              | 10Ω             | RES, 10.0, 1%, 0.75 W, AEC-Q200 Grade 0, 1210                             | Vishay-Dale               | CRCW121010R0FKEAHP  |
|          |                                                         | 10Ω (UCC53x0E)  | RES, 10.0, 1%, 0.75 W, AEC-Q200 Grade 0, 1210                             | Vishay-Dale               | CRCW121010R0FKEAHP  |
| 1        | R4                                                      | 10Ω (UCC53x0M)  | RES, 10.0, 1%, 0.75 W, AEC-Q200 Grade 0, 1210                             | Vishay-Dale               | CRCW121010R0FKEAHP  |
|          |                                                         | DNI (UCC53x0S)  |                                                                           |                           |                     |
|          |                                                         | 0Ω (UCC53x0E)   | RES, 0, 1%, 0.75 W, AEC-Q200 Grade 0, 1210                                | Vishay-Dale               | CRCW12100000Z0EAHP  |
| I        | R5                                                      | DNI (UCC53x0M)  |                                                                           |                           |                     |
|          |                                                         | DNI (UCC53x0S)  |                                                                           |                           |                     |
|          |                                                         | DNI (UCC53x0E)  |                                                                           |                           |                     |
| 1        | R6                                                      | 0Ω (UCC53x0M)   | RES, 0, 1%, 0.75 W, AEC-Q200 Grade 0, 1210                                | Vishay-Dale               | CRCW12100000Z0EAHP  |
|          |                                                         | 0Ω (UCC53x0S)   | RES, 0, 1%, 0.75 W, AEC-Q200 Grade 0, 1210                                | Vishay-Dale               | CRCW12100000Z0EAHP  |
| l        | J2                                                      |                 | Terminal Block, 3.5mm Pitch, 2×1, TH                                      | On-Shore Technology       | ED555/2DS           |
|          | J3                                                      |                 | Terminal Block, 3.5mm Pitch, 3×1, TH                                      | On-Shore Technology       | ED555/3DS           |
| 2        | C4, C10                                                 | 22µF            | CAP, AL, 22 μF, 50 V, ±20%, 0.88 Ω, SMD                                   | Panasonic                 | EEE-FK1H220P        |
| 2        | C5, C11                                                 | 47µF            | CAP, AL, 47 μF, 50 V, ±20%, 0.68 Ω, SMD                                   | Panasonic                 | EEE-FK1H470XP       |
|          | U1                                                      |                 | 0.5/2/4/6A/10A Isolated IGBT Gate Drivers with High CMTI, D0008B (SOIC-8) | Texas Instruments         | UCC53x0SDR          |
| 1        |                                                         | UCC53x0DEVM     | 0.5/2/4/6A/10A Isolated IGBT Gate Drivers with High CMTI, D0008B (SOIC-8) | Texas Instruments         | UCC53x0MDR          |
|          |                                                         |                 | 0.5/2/4/6A/10A Isolated IGBT Gate Drivers with High CMTI, D0008B (SOIC-8) | Texas Instruments         | UCC53x0EDR          |
| 2        | D1, D3                                                  | 600V            | Diode, Ultrafast, 600 V, 2 A, SMB                                         | ON Semiconductor          | MURS160T3G          |
| 1        | J4                                                      |                 | Terminal Block, 3×1, 5.08 mm, TH                                          | On-Shore Technology       | OSTTA034163         |
| 4        | H1, H2, H3, H4                                          |                 | Bumpon, Hemisphere, 0.44 × 0.20, Clear                                    | 3M                        | SJ-5303 (CLEAR)     |
| 10       | TP1, TP2, TP3, TP4,<br>TP5, TP6, TP7, TP8,<br>TP9, TP10 |                 | Test Point, Miniature, SMT                                                | Keystone                  | 5019                |

#### STANDARD TERMS FOR EVALUATION MODULES

- 1. Delivery: TI delivers TI evaluation boards, kits, or modules, including any accompanying demonstration software, components, and/or documentation which may be provided together or separately (collectively, an "EVM" or "EVMs") to the User ("User") in accordance with the terms set forth herein. User's acceptance of the EVM is expressly subject to the following terms.
  - 1.1 EVMs are intended solely for product or software developers for use in a research and development setting to facilitate feasibility evaluation, experimentation, or scientific analysis of TI semiconductors products. EVMs have no direct function and are not finished products. EVMs shall not be directly or indirectly assembled as a part or subassembly in any finished product. For clarification, any software or software tools provided with the EVM ("Software") shall not be subject to the terms and conditions set forth herein but rather shall be subject to the applicable terms that accompany such Software
  - 1.2 EVMs are not intended for consumer or household use. EVMs may not be sold, sublicensed, leased, rented, loaned, assigned, or otherwise distributed for commercial purposes by Users, in whole or in part, or used in any finished product or production system.
- 2 Limited Warranty and Related Remedies/Disclaimers:
  - 2.1 These terms do not apply to Software. The warranty, if any, for Software is covered in the applicable Software License Agreement.
  - 2.2 TI warrants that the TI EVM will conform to TI's published specifications for ninety (90) days after the date TI delivers such EVM to User. Notwithstanding the foregoing, TI shall not be liable for a nonconforming EVM if (a) the nonconformity was caused by neglect, misuse or mistreatment by an entity other than TI, including improper installation or testing, or for any EVMs that have been altered or modified in any way by an entity other than TI, (b) the nonconformity resulted from User's design, specifications or instructions for such EVMs or improper system design, or (c) User has not paid on time. Testing and other quality control techniques are used to the extent TI deems necessary. TI does not test all parameters of each EVM. User's claims against TI under this Section 2 are void if User fails to notify TI of any apparent defects in the EVMs within ten (10) business days after delivery, or of any hidden defects with ten (10) business days after the defect has been detected.
  - 2.3 TI's sole liability shall be at its option to repair or replace EVMs that fail to conform to the warranty set forth above, or credit User's account for such EVM. TI's liability under this warranty shall be limited to EVMs that are returned during the warranty period to the address designated by TI and that are determined by TI not to conform to such warranty. If TI elects to repair or replace such EVM, TI shall have a reasonable time to repair such EVM or provide replacements. Repaired EVMs shall be warranted for the remainder of the original warranty period. Replaced EVMs shall be warranted for a new full ninety (90) day warranty period.
- 3 Regulatory Notices:
  - 3.1 United States
    - 3.1.1 Notice applicable to EVMs not FCC-Approved:

**FCC NOTICE:** This kit is designed to allow product developers to evaluate electronic components, circuitry, or software associated with the kit to determine whether to incorporate such items in a finished product and software developers to write software applications for use with the end product. This kit is not a finished product and when assembled may not be resold or otherwise marketed unless all required FCC equipment authorizations are first obtained. Operation is subject to the condition that this product not cause harmful interference to licensed radio stations and that this product accept harmful interference. Unless the assembled kit is designed to operate under part 15, part 18 or part 95 of this chapter, the operator of the kit must operate under the authority of an FCC license holder or must secure an experimental authorization under part 5 of this chapter.

3.1.2 For EVMs annotated as FCC – FEDERAL COMMUNICATIONS COMMISSION Part 15 Compliant:

#### CAUTION

This device complies with part 15 of the FCC Rules. Operation is subject to the following two conditions: (1) This device may not cause harmful interference, and (2) this device must accept any interference received, including interference that may cause undesired operation.

Changes or modifications not expressly approved by the party responsible for compliance could void the user's authority to operate the equipment.

#### FCC Interference Statement for Class A EVM devices

NOTE: This equipment has been tested and found to comply with the limits for a Class A digital device, pursuant to part 15 of the FCC Rules. These limits are designed to provide reasonable protection against harmful interference when the equipment is operated in a commercial environment. This equipment generates, uses, and can radiate radio frequency energy and, if not installed and used in accordance with the instruction manual, may cause harmful interference to radio communications. Operation of this equipment in a residential area is likely to cause harmful interference in which case the user will be required to correct the interference at his own expense.

#### FCC Interference Statement for Class B EVM devices

NOTE: This equipment has been tested and found to comply with the limits for a Class B digital device, pursuant to part 15 of the FCC Rules. These limits are designed to provide reasonable protection against harmful interference in a residential installation. This equipment generates, uses and can radiate radio frequency energy and, if not installed and used in accordance with the instructions, may cause harmful interference to radio communications. However, there is no guarantee that interference will not occur in a particular installation. If this equipment does cause harmful interference to radio or television reception, which can be determined by turning the equipment off and on, the user is encouraged to try to correct the interference by one or more of the following measures:

- Reorient or relocate the receiving antenna.
- Increase the separation between the equipment and receiver.
- Connect the equipment into an outlet on a circuit different from that to which the receiver is connected.
- · Consult the dealer or an experienced radio/TV technician for help.

#### 3.2 Canada

3.2.1 For EVMs issued with an Industry Canada Certificate of Conformance to RSS-210 or RSS-247

#### Concerning EVMs Including Radio Transmitters:

This device complies with Industry Canada license-exempt RSSs. Operation is subject to the following two conditions:

(1) this device may not cause interference, and (2) this device must accept any interference, including interference that may cause undesired operation of the device.

#### Concernant les EVMs avec appareils radio:

Le présent appareil est conforme aux CNR d'Industrie Canada applicables aux appareils radio exempts de licence. L'exploitation est autorisée aux deux conditions suivantes: (1) l'appareil ne doit pas produire de brouillage, et (2) l'utilisateur de l'appareil doit accepter tout brouillage radioélectrique subi, même si le brouillage est susceptible d'en compromettre le fonctionnement.

#### **Concerning EVMs Including Detachable Antennas:**

Under Industry Canada regulations, this radio transmitter may only operate using an antenna of a type and maximum (or lesser) gain approved for the transmitter by Industry Canada. To reduce potential radio interference to other users, the antenna type and its gain should be so chosen that the equivalent isotropically radiated power (e.i.r.p.) is not more than that necessary for successful communication. This radio transmitter has been approved by Industry Canada to operate with the antenna types listed in the user guide with the maximum permissible gain and required antenna impedance for each antenna type indicated. Antenna types not included in this list, having a gain greater than the maximum gain indicated for that type, are strictly prohibited for use with this device.

#### Concernant les EVMs avec antennes détachables

Conformément à la réglementation d'Industrie Canada, le présent émetteur radio peut fonctionner avec une antenne d'un type et d'un gain maximal (ou inférieur) approuvé pour l'émetteur par Industrie Canada. Dans le but de réduire les risques de brouillage radioélectrique à l'intention des autres utilisateurs, il faut choisir le type d'antenne et son gain de sorte que la puissance isotrope rayonnée équivalente (p.i.r.e.) ne dépasse pas l'intensité nécessaire à l'établissement d'une communication satisfaisante. Le présent émetteur radio a été approuvé par Industrie Canada pour fonctionner avec les types d'antenne énumérés dans le manuel d'usage et ayant un gain admissible maximal et l'impédance requise pour chaque type d'antenne. Les types d'antenne non inclus dans cette liste, ou dont le gain est supérieur au gain maximal indiqué, sont strictement interdits pour l'exploitation de l'émetteur

- 3.3 Japan
  - 3.3.1 Notice for EVMs delivered in Japan: Please see http://www.tij.co.jp/lsds/ti\_ja/general/eStore/notice\_01.page 日本国内に 輸入される評価用キット、ボードについては、次のところをご覧ください。 http://www.tij.co.jp/lsds/ti\_ja/general/eStore/notice\_01.page
  - 3.3.2 Notice for Users of EVMs Considered "Radio Frequency Products" in Japan: EVMs entering Japan may not be certified by TI as conforming to Technical Regulations of Radio Law of Japan.

If User uses EVMs in Japan, not certified to Technical Regulations of Radio Law of Japan, User is required to follow the instructions set forth by Radio Law of Japan, which includes, but is not limited to, the instructions below with respect to EVMs (which for the avoidance of doubt are stated strictly for convenience and should be verified by User):

- 1. Use EVMs in a shielded room or any other test facility as defined in the notification #173 issued by Ministry of Internal Affairs and Communications on March 28, 2006, based on Sub-section 1.1 of Article 6 of the Ministry's Rule for Enforcement of Radio Law of Japan,
- 2. Use EVMs only after User obtains the license of Test Radio Station as provided in Radio Law of Japan with respect to EVMs, or
- 3. Use of EVMs only after User obtains the Technical Regulations Conformity Certification as provided in Radio Law of Japan with respect to EVMs. Also, do not transfer EVMs, unless User gives the same notice above to the transferee. Please note that if User does not follow the instructions above, User will be subject to penalties of Radio Law of Japan.

【無線電波を送信する製品の開発キットをお使いになる際の注意事項】 開発キットの中には技術基準適合証明を受けて いないものがあります。 技術適合証明を受けていないもののご使用に際しては、電波法遵守のため、以下のいずれかの 措置を取っていただく必要がありますのでご注意ください。

- 1. 電波法施行規則第6条第1項第1号に基づく平成18年3月28日総務省告示第173号で定められた電波暗室等の試験設備でご使用 いただく。
- 2. 実験局の免許を取得後ご使用いただく。
- 3. 技術基準適合証明を取得後ご使用いただく。
- なお、本製品は、上記の「ご使用にあたっての注意」を譲渡先、移転先に通知しない限り、譲渡、移転できないものとします。 上記を遵守頂けない場合は、電波法の罰則が適用される可能性があることをご留意ください。 日本テキサス・イ

ンスツルメンツ株式会社

東京都新宿区西新宿6丁目24番1号

西新宿三井ビル

- 3.3.3 Notice for EVMs for Power Line Communication: Please see http://www.tij.co.jp/lsds/ti\_ja/general/eStore/notice\_02.page 電力線搬送波通信についての開発キットをお使いになる際の注意事項については、次のところをご覧ください。http://www.tij.co.jp/lsds/ti\_ja/general/eStore/notice\_02.page
- 3.4 European Union
  - 3.4.1 For EVMs subject to EU Directive 2014/30/EU (Electromagnetic Compatibility Directive):

This is a class A product intended for use in environments other than domestic environments that are connected to a low-voltage power-supply network that supplies buildings used for domestic purposes. In a domestic environment this product may cause radio interference in which case the user may be required to take adequate measures.

- 4 EVM Use Restrictions and Warnings:
  - 4.1 EVMS ARE NOT FOR USE IN FUNCTIONAL SAFETY AND/OR SAFETY CRITICAL EVALUATIONS, INCLUDING BUT NOT LIMITED TO EVALUATIONS OF LIFE SUPPORT APPLICATIONS.
  - 4.2 User must read and apply the user guide and other available documentation provided by TI regarding the EVM prior to handling or using the EVM, including without limitation any warning or restriction notices. The notices contain important safety information related to, for example, temperatures and voltages.
  - 4.3 Safety-Related Warnings and Restrictions:
    - 4.3.1 User shall operate the EVM within TI's recommended specifications and environmental considerations stated in the user guide, other available documentation provided by TI, and any other applicable requirements and employ reasonable and customary safeguards. Exceeding the specified performance ratings and specifications (including but not limited to input and output voltage, current, power, and environmental ranges) for the EVM may cause personal injury or death, or property damage. If there are questions concerning performance ratings and specifications, User should contact a TI field representative prior to connecting interface electronics including input power and intended loads. Any loads applied outside of the specified output range may also result in unintended and/or inaccurate operation and/or possible permanent damage to the EVM and/or interface electronics. Please consult the EVM user guide prior to connecting any load to the EVM output. If there is uncertainty as to the load specification, please contact a TI field representative. During normal operation, even with the inputs and outputs kept within the specified allowable ranges, some circuit components may have elevated case temperatures. These components include but are not limited to linear regulators, switching transistors, pass transistors, current sense resistors, and heat sinks, which can be identified using the information in the associated documentation. When working with the EVM, please be aware that the EVM may become very warm.
    - 4.3.2 EVMs are intended solely for use by technically qualified, professional electronics experts who are familiar with the dangers and application risks associated with handling electrical mechanical components, systems, and subsystems. User assumes all responsibility and liability for proper and safe handling and use of the EVM by User or its employees, affiliates, contractors or designees. User assumes all responsibility and liability to ensure that any interfaces (electronic and/or mechanical) between the EVM and any human body are designed with suitable isolation and means to safely limit accessible leakage currents to minimize the risk of electrical shock hazard. User assumes all responsibility and liability for any improper or unsafe handling or use of the EVM by User or its employees, affiliates, contractors or designees.
  - 4.4 User assumes all responsibility and liability to determine whether the EVM is subject to any applicable international, federal, state, or local laws and regulations related to User's handling and use of the EVM and, if applicable, User assumes all responsibility and liability for compliance in all respects with such laws and regulations. User assumes all responsibility and liability for proper disposal and recycling of the EVM consistent with all applicable international, federal, state, and local requirements.
- Accuracy of Information: To the extent TI provides information on the availability and function of EVMs, TI attempts to be as accurate as possible. However, TI does not warrant the accuracy of EVM descriptions, EVM availability or other information on its websites as accurate, complete, reliable, current, or error-free.

#### 6. Disclaimers:

- 6.1 EXCEPT AS SET FORTH ABOVE, EVMS AND ANY MATERIALS PROVIDED WITH THE EVM (INCLUDING, BUT NOT LIMITED TO, REFERENCE DESIGNS AND THE DESIGN OF THE EVM ITSELF) ARE PROVIDED "AS IS" AND "WITH ALL FAULTS." TI DISCLAIMS ALL OTHER WARRANTIES, EXPRESS OR IMPLIED, REGARDING SUCH ITEMS, INCLUDING BUT NOT LIMITED TO ANY EPIDEMIC FAILURE WARRANTY OR IMPLIED WARRANTIES OF MERCHANTABILITY OR FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF ANY THIRD PARTY PATENTS, COPYRIGHTS, TRADE SECRETS OR OTHER INTELLECTUAL PROPERTY RIGHTS.
- 6.2 EXCEPT FOR THE LIMITED RIGHT TO USE THE EVM SET FORTH HEREIN, NOTHING IN THESE TERMS SHALL BE CONSTRUED AS GRANTING OR CONFERRING ANY RIGHTS BY LICENSE, PATENT, OR ANY OTHER INDUSTRIAL OR INTELLECTUAL PROPERTY RIGHT OF TI, ITS SUPPLIERS/LICENSORS OR ANY OTHER THIRD PARTY, TO USE THE EVM IN ANY FINISHED END-USER OR READY-TO-USE FINAL PRODUCT, OR FOR ANY INVENTION, DISCOVERY OR IMPROVEMENT, REGARDLESS OF WHEN MADE, CONCEIVED OR ACQUIRED.
- 7. USER'S INDEMNITY OBLIGATIONS AND REPRESENTATIONS. USER WILL DEFEND, INDEMNIFY AND HOLD TI, ITS LICENSORS AND THEIR REPRESENTATIVES HARMLESS FROM AND AGAINST ANY AND ALL CLAIMS, DAMAGES, LOSSES, EXPENSES, COSTS AND LIABILITIES (COLLECTIVELY, "CLAIMS") ARISING OUT OF OR IN CONNECTION WITH ANY HANDLING OR USE OF THE EVM THAT IS NOT IN ACCORDANCE WITH THESE TERMS. THIS OBLIGATION SHALL APPLY WHETHER CLAIMS ARISE UNDER STATUTE, REGULATION, OR THE LAW OF TORT, CONTRACT OR ANY OTHER LEGAL THEORY, AND EVEN IF THE EVM FAILS TO PERFORM AS DESCRIBED OR EXPECTED.
- 8. Limitations on Damages and Liability:
  - 8.1 General Limitations. IN NO EVENT SHALL TI BE LIABLE FOR ANY SPECIAL, COLLATERAL, INDIRECT, PUNITIVE, INCIDENTAL, CONSEQUENTIAL, OR EXEMPLARY DAMAGES IN CONNECTION WITH OR ARISING OUT OF THESE TERMS OR THE USE OF THE EVMS, REGARDLESS OF WHETHER TI HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES. EXCLUDED DAMAGES INCLUDE, BUT ARE NOT LIMITED TO, COST OF REMOVAL OR REINSTALLATION, ANCILLARY COSTS TO THE PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES, RETESTING, OUTSIDE COMPUTER TIME, LABOR COSTS, LOSS OF GOODWILL, LOSS OF PROFITS, LOSS OF SAVINGS, LOSS OF USE, LOSS OF DATA, OR BUSINESS INTERRUPTION. NO CLAIM, SUIT OR ACTION SHALL BE BROUGHT AGAINST TI MORE THAN TWELVE (12) MONTHS AFTER THE EVENT THAT GAVE RISE TO THE CAUSE OF ACTION HAS OCCURRED.
  - 8.2 *Specific Limitations.* IN NO EVENT SHALL TI'S AGGREGATE LIABILITY FROM ANY USE OF AN EVM PROVIDED HEREUNDER, INCLUDING FROM ANY WARRANTY, INDEMITY OR OTHER OBLIGATION ARISING OUT OF OR IN CONNECTION WITH THESE TERMS, EXCEED THE TOTAL AMOUNT PAID TO TI BY USER FOR THE PARTICULAR EVM(S) AT ISSUE DURING THE PRIOR TWELVE (12) MONTHS WITH RESPECT TO WHICH LOSSES OR DAMAGES ARE CLAIMED. THE EXISTENCE OF MORE THAN ONE CLAIM SHALL NOT ENLARGE OR EXTEND THIS LIMIT.
- 9. Return Policy. Except as otherwise provided, TI does not offer any refunds, returns, or exchanges. Furthermore, no return of EVM(s) will be accepted if the package has been opened and no return of the EVM(s) will be accepted if they are damaged or otherwise not in a resalable condition. If User feels it has been incorrectly charged for the EVM(s) it ordered or that delivery violates the applicable order, User should contact TI. All refunds will be made in full within thirty (30) working days from the return of the components(s), excluding any postage or packaging costs.
- 10. Governing Law: These terms and conditions shall be governed by and interpreted in accordance with the laws of the State of Texas, without reference to conflict-of-laws principles. User agrees that non-exclusive jurisdiction for any dispute arising out of or relating to these terms and conditions lies within courts located in the State of Texas and consents to venue in Dallas County, Texas. Notwithstanding the foregoing, any judgment may be enforced in any United States or foreign court, and TI may seek injunctive relief in any United States or foreign court.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2017, Texas Instruments Incorporated

#### IMPORTANT NOTICE FOR TI DESIGN INFORMATION AND RESOURCES

Texas Instruments Incorporated ('TI") technical, application or other design advice, services or information, including, but not limited to, reference designs and materials relating to evaluation modules, (collectively, "TI Resources") are intended to assist designers who are developing applications that incorporate TI products; by downloading, accessing or using any particular TI Resource in any way, you (individually or, if you are acting on behalf of a company, your company) agree to use it solely for this purpose and subject to the terms of this Notice.

TI's provision of TI Resources does not expand or otherwise alter TI's applicable published warranties or warranty disclaimers for TI products, and no additional obligations or liabilities arise from TI providing such TI Resources. TI reserves the right to make corrections, enhancements, improvements and other changes to its TI Resources.

You understand and agree that you remain responsible for using your independent analysis, evaluation and judgment in designing your applications and that you have full and exclusive responsibility to assure the safety of your applications and compliance of your applications (and of all TI products used in or for your applications) with all applicable regulations, laws and other applicable requirements. You represent that, with respect to your applications, you have all the necessary expertise to create and implement safeguards that (1) anticipate dangerous consequences of failures, (2) monitor failures and their consequences, and (3) lessen the likelihood of failures that might cause harm and take appropriate actions. You agree that prior to using or distributing any applications. TI has not conducted any testing other than that specifically described in the published documentation for a particular TI Resource.

You are authorized to use, copy and modify any individual TI Resource only in connection with the development of applications that include the TI product(s) identified in such TI Resource. NO OTHER LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE TO ANY OTHER TI INTELLECTUAL PROPERTY RIGHT, AND NO LICENSE TO ANY TECHNOLOGY OR INTELLECTUAL PROPERTY RIGHT OF TI OR ANY THIRD PARTY IS GRANTED HEREIN, including but not limited to any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information regarding or referencing third-party products or services does not constitute a license to use such products or services, or a warranty or endorsement thereof. Use of TI Resources may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

TI RESOURCES ARE PROVIDED "AS IS" AND WITH ALL FAULTS. TI DISCLAIMS ALL OTHER WARRANTIES OR REPRESENTATIONS, EXPRESS OR IMPLIED, REGARDING TI RESOURCES OR USE THEREOF, INCLUDING BUT NOT LIMITED TO ACCURACY OR COMPLETENESS, TITLE, ANY EPIDEMIC FAILURE WARRANTY AND ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, AND NON-INFRINGEMENT OF ANY THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

TI SHALL NOT BE LIABLE FOR AND SHALL NOT DEFEND OR INDEMNIFY YOU AGAINST ANY CLAIM, INCLUDING BUT NOT LIMITED TO ANY INFRINGEMENT CLAIM THAT RELATES TO OR IS BASED ON ANY COMBINATION OF PRODUCTS EVEN IF DESCRIBED IN TI RESOURCES OR OTHERWISE. IN NO EVENT SHALL TI BE LIABLE FOR ANY ACTUAL, DIRECT, SPECIAL, COLLATERAL, INDIRECT, PUNITIVE, INCIDENTAL, CONSEQUENTIAL OR EXEMPLARY DAMAGES IN CONNECTION WITH OR ARISING OUT OF TI RESOURCES OR USE THEREOF, AND REGARDLESS OF WHETHER TI HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES.

You agree to fully indemnify TI and its representatives against any damages, costs, losses, and/or liabilities arising out of your noncompliance with the terms and provisions of this Notice.

This Notice applies to TI Resources. Additional terms apply to the use and purchase of certain types of materials, TI products and services. These include; without limitation, TI's standard terms for semiconductor products <a href="http://www.ti.com/sc/docs/stdterms.htm">http://www.ti.com/sc/docs/stdterms.htm</a>), evaluation modules, and samples (<a href="http://www.ti.com/sc/docs/stdterms.htm">http://www.ti.com/sc/docs/stdterms.htm</a>), evaluation

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2017, Texas Instruments Incorporated