

# ISL85403

2.5A Regulator with Integrated High-side MOSFET for Synchronous Buck or Boost Buck Converter

FN8631 Rev.4.00 Sep 28, 2020

The ISL85403 is a 40V, 2.5A synchronous buck or boost buck controller with an integrated high-side MOSFET and low-side driver. In Buck mode, the ISL85403 supports a wide input range of 3V to 40V. In Boost-Buck mode, the input range can be extended down to 2.5V and output regulation can be maintained when  $\rm V_{IN}$  drops below  $\rm V_{OUT}$ , enabling sensitive electronics to remain on in low input voltage conditions.

The ISL85403 has a flexible selection of Forced PWM mode and PFM mode. In PFM mode, the quiescent input current is as low as 180 $\mu$ A (AUXVCC connected to V<sub>OUT</sub>). The load boundary between PFM and PWM can be programmed to cover wide applications.

The low-side driver can either be used to drive an external low-side MOSFET for a synchronous buck or left unused for a standard non-synchronous buck. The low-side driver can also be used to drive a boost converter as a preregulator followed by a buck controlled by the same IC, which greatly expands the operating input voltage range down to 2.5V or lower (See Figure 5).

ISL85403 offers robust current protection. It uses peak current mode control with cycle-by-cycle current limiting. It is implemented with frequency foldback under current limit condition; also, the hiccup overcurrent mode ensures reliable operations under harsh short conditions.

The ISL85403 has comprehensive protections against various faults including overvoltage and over-temperature protections.

# **Related Literature**

For a full list of related documents, visit our website:

• ISL85403 device page

# **Features**

- Buck mode: input voltage range 3V to 40V (See <u>"Input Voltage"</u> for more details)
- Boost mode expands operating input voltage lower than 2.5V (See <u>"Input Voltage"</u> for more details)
- Selectable Forced PWM mode or PFM mode
- 300μA IC quiescent current (PFM, no load); 180μA input quiescent current (PFM, no load, V<sub>OUT</sub> tied to AUXVCC)
- Less than 5µA (MAX) shutdown input current (IC disabled)
- · Operational topologies
  - Synchronous buck
  - Non-synchronous buck
  - Two-stage boost buck
  - Non-inverting single inductor buck boost
- Programmable frequency from 200kHz to 2.2MHz and frequency synchronization capability
- ±1% tight voltage regulation accuracy
- · Reliable overcurrent protection
  - Temperature compensated current sense
  - Cycle-by-cycle current limiting with frequency foldback
  - Hiccup mode for worst case short condition
- 20 Ld 4x4 QFN package
- · Pb-free (RoHS compliant)

# **Applications**

- · General purpose
- · 24V bus power
- Battery power
- Point-of-load
- · Embedded processor and I/O supplies



FIGURE 1. TYPICAL APPLICATION



FIGURE 2. EFFICIENCY, SYNCHRONOUS BUCK, PFM MODE,  $V_{OUT}$  5V,  $T_A$  = +25 °C

# **Table of Contents**

| Typical Application Schematics                                              |      |
|-----------------------------------------------------------------------------|------|
| Block Diagram                                                               |      |
| Ordering Information                                                        | 5    |
| Pin Configuration                                                           |      |
| Functional Pin Descriptions                                                 | ;    |
| Absolute Maximum Ratings                                                    |      |
| Thermal Information                                                         | 7    |
| Recommended Operating Conditions                                            | 7    |
| Electrical Specifications                                                   | 7    |
| Typical Performance Curves                                                  | . 10 |
| Functional Description                                                      | . 14 |
| Initialization                                                              | . 14 |
| Soft-Start                                                                  |      |
| PWM Control PFM Mode Operation                                              |      |
| Synchronous and Non-Synchronous Buck                                        |      |
| AUXVCC Switchover                                                           |      |
| Input Voltage                                                               |      |
| Output Voltage                                                              |      |
| Output Current                                                              |      |
| Oscillator and Synchronization.                                             |      |
| PGOOD                                                                       |      |
| Fault Protection                                                            | . 18 |
| Overcurrent Protection                                                      |      |
| Overvoltage Protection                                                      |      |
| Thermal Protection                                                          |      |
| Component Selections                                                        |      |
| Output Capacitors - Buck                                                    |      |
| Input Capacitors - Buck                                                     |      |
| Low-Side Power MOSFET                                                       |      |
| Output Voltage Feedback Resistor Divider                                    | . 19 |
| Boost Inductor (2-Stage Boost Buck)                                         | . 19 |
| Boost Output Capacitor (2-Stage Boost Buck)                                 |      |
| Loop Compensation Design - Buck                                             |      |
| PWM Comparator Gain Fm                                                      |      |
| Current Sampling Transfer Function He(S)                                    |      |
| Loop Compensation Design for 2-Stage Boost Buck and Single-Stage Buck Boost |      |
| Layout Suggestions                                                          |      |
|                                                                             |      |
| Revision History                                                            | . 23 |
| Package Outline Drawing                                                     | 24   |



# **Typical Application Schematics**



FIGURE 3. TYPICAL APPLICATION SCHEMATIC I



FIGURE 4. TYPICAL APPLICATION SCHEMATIC II - VCC SWITCHOVER TO VOUT



FIGURE 5. TYPICAL APPLICATION SCHEMATIC III - BOOST BUCK CONVERTER

# **Block Diagram**



FIGURE 6. BLOCK DIAGRAM

# **Ordering Information**

| PART NUMBER (Notes 2, 3) | PART<br>MARKING        | TEMP.<br>RANGE (°C)                                         | Tape and Reel<br>(Units) (Note 1) | PACKAGE<br>(RoHS Compliant) | PKG. DWG. # |  |  |
|--------------------------|------------------------|-------------------------------------------------------------|-----------------------------------|-----------------------------|-------------|--|--|
| ISL85403FRZ              | 85 403FRZ              | -40 to +105                                                 | -                                 | 20 Ld 4x4 QFN               | L20.4x4C    |  |  |
| ISL85403FRZ-T            | 85 403FRZ              | -40 to +105                                                 | 6k                                | 20 Ld 4x4 QFN               | L20.4x4C    |  |  |
| ISL85403FRZ-T7A          | 85 403FRZ              | -40 to +105                                                 | 250                               | 20 Ld 4x4 QFN               | L20.4x4C    |  |  |
| SL85403FRZ-TK            | 85 403FRZ              | -40 to +105                                                 | 1k                                | 20 Ld 4x4 QFN               | L20.4x4C    |  |  |
| SL85403DEM01Z            | Compact size demo be   | oard for SYNC buck                                          |                                   | 1                           |             |  |  |
| SL85403EVAL1Z            | Evaluation Board       | Evaluation Board                                            |                                   |                             |             |  |  |
| SL85403EVAL2Z            | Evaluation Board for n | Evaluation Board for non-inverting buck-boost configuration |                                   |                             |             |  |  |

### NOTES:

- 1. See  $\underline{\text{TB347}}$  for details about reel specifications.
- These Pb-free plastic packaged products employ special Pb-free material sets, molding compounds/die attach materials, and 100% matte tin plate
  plus anneal (e3 termination finish, which is RoHS compliant and compatible with both SnPb and Pb-free soldering operations). Pb-free products are
  MSL classified at Pb-free peak reflow temperatures that meet or exceed the Pb-free requirements of IPC/JEDEC J STD-020.
- 3. For Moisture Sensitivity Level (MSL), see the ISL85403 device page. For more information about MSL see TB363.

# **Pin Configuration**



# **Functional Pin Descriptions**

| PIN NAME | PIN# | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                      |
|----------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| EN       | 1    | Enable the IC by leaving the EN pin floating or pulling it HIGH. Disable the IC by pulling this pin LOW. Range: OV to 5.5V.                                                                                                                                                                                                                                                                                      |
| FS       | 2    | Force the IC to have a 500kHz switching frequency by connecting the FS pin to VCC or GND, or by leaving the FS pin open. Program the oscillator switching frequency by adjusting the resistor from this pin to GND.                                                                                                                                                                                              |
| SS       | 3    | Connect a capacitor from this pin to ground. The capacitor, along with an internal 5µA current source, sets the converter's soft-start interval. Also, this pin can be used to track a ramp on this pin.                                                                                                                                                                                                         |
| FB       | 4    | The inverting input of the voltage feedback error amplifier. With a properly selected resistor divider connected from V <sub>OUT</sub> to FB, the output voltage can be set to any voltage between the power rail (reduced by maximum duty cycle and voltage drop) and the 0.8V reference. Connect an R-C network across COMP and FB for loop compensation. The FB pin is also monitored for overvoltage events. |
| COMP     | 5    | Output of the voltage feedback error amplifier.                                                                                                                                                                                                                                                                                                                                                                  |



# Functional Pin Descriptions (Continued)

| PIN NAME  | PIN#   | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|-----------|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| ILIMIT    | 6      | Programmable current limit pin. With this pin connected to the VCC pin, or to GND, or left open, the current limiting threshold is set to default of 3.6A; the current limiting threshold can be programmed with a resistor from this pin to GND.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| MODE      | 7      | Mode selection pin. Pull this pin to GND for Forced PWM mode; leave it floating or connected to VCC to enable PFM mode when the peak inductor current is below the default threshold of 700mA. The current boundary threshold between PFM and PWM can also be programmed with a resistor at this pin to ground. See <u>"PFM Mode Operation"</u> for more details.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| PGOOD     | 8      | An open-drain output and pull-up pin with a resistor to VCC for proper function. PGOOD is pulled low when the output is out of regulation (OV or UV) or the EN pin is pulled low. PGOOD rising has a fixed 128 cycle delay.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| PHASE     | 9, 10  | The PHASE pins are the PHASE nodes that should be connected to the output inductor. These pins are connected to the source of the high-side N-channel MOSFET.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| EXT_BOOST | 11     | Set Boost mode and monitors the battery voltage that is the input of the boost converter. After VCC POR, the controller detects the voltage on this pin; if the voltage on this pin is below 200mV, the controller is set in synchronous/non-synchronous Buck mode and latches in this state unless VCC is below POR falling threshold; if the voltage on this pin after VCC POR is above 200mV, the controller is set in Boost mode and latches in this state. In Boost mode, the low-side driver outputs PWM with the same duty cycle as the upper-side driver to drive the boost switch.  In Boost mode, this pin is used to monitor input voltage through a resistor divider. By setting the resistor divider, the high threshold and hysteresis can be programmed. When voltage on this pin is above 0.8V, the PWM output (LGATE) for the boost converter is disabled. When voltage on this pin is below 0.8V minus the hysteresis, the boost PWM is enabled.  In Boost mode operation, PFM is disabled when boost PWM is enabled. Check the "2-Stage Boost Buck Converter Operation" for more details. |
| SYNC      | 12     | This pin can be used to synchronize two or more ISL85403 controllers. Multiple ISL85403s can be synchronized with their SYNC pins connected together. 180° phase shift is automatically generated between the master and slave ICs.  The internal oscillator can also lock to an external frequency source applied on this pin with a square pulse waveform (with frequency 10% higher than the IC's local frequency, and pulse width higher than 150ns). Range: 0V to 5.5V.  Leave this pin floating if not used.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| LGATE     | 13     | In synchronous Buck mode, this pin is used to drive the lower side MOSFET to improve efficiency. Add a 5.1k or smaller value resistor to connect LGATE to ground to avoid falsely turning on LGATE caused by coupling noise.  When a diode is used as the bottom side power device in non-synchronous Buck mode, connect this pin to VCC through a resistor (less than 5k) before IC start-up to disable the low-side driver (LGATE).  In Boost mode, this pin can drive the boost power MOSFET. The boost control PWM is the same with the buck control PWM.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| PGND      | 14     | The ground connection of the power flow, including the driver. Connect this pin to a large ground plane.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| воот      | 15     | Provides bias voltage to the high-side MOSFET driver. A bootstrap circuit creates a voltage suitable to drive the internal N-channel MOSFET. The boot charge circuitries are integrated inside of the IC. No external boot diode is needed. A 1µF ceramic capacitor is recommended between BOOT and PHASE pin.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| VIN       | 16, 17 | Connected to the drain of the integrated high-side MOSFET as well as the source for the internal linear regulator that provides the bias of the IC. Connect the input rail to these VIN pins. Range: 3V to 40V.  With the part switching, the operating input voltage applied to the VIN pins must be under 40V. This recommendation allows for short voltage ringing spikes (within a couple of ns time range) due to switching while not exceeding the "Absolute Maximum Ratings".                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| SGND      | 18     | Provides the return path for the control and monitor portions of the IC. Connect it to a quiet ground plane.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| vcc       | 19     | Output of the internal linear regulator that supplies the bias for the IC including the driver. A minimum 4.7µF decoupling ceramic capacitor is recommended between VCC to ground.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| AUXVCC    | 20     | Input of the auxiliary internal linear regulator, which can be supplied by the regulator output after power-up. With such configuration, the power dissipation inside of the IC is reduced. The input range for this LDO is 4.5V to 20V.  In Boost mode operation, this pin works as a boost output overvoltage detection pin. It detects the boost output through a resistor divider. When voltage on this pin is above 0.8V, the boost PWM is disabled; when voltage on this pin is below 0.8V minus the hysteresis, the boost PWM is enabled.  Range: 0V to 20V.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| PAD       | -      | Bottom thermal pad. It is not connected to any electrical potential of the IC. In layout it must be connected to a PCB ground copper plane with an area as large as possible to effectively reduce the thermal impedance.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |



# **Absolute Maximum Ratings**

| VIN, PHASE                                                              | <b>4</b> V |
|-------------------------------------------------------------------------|------------|
| VCC                                                                     |            |
|                                                                         |            |
| AUXVCC GND - 0.3V to +2                                                 |            |
| Absolute Boot Voltage, V <sub>BOOT</sub> +50.                           |            |
| Upper Driver Supply Voltage, V <sub>BOOT</sub> - V <sub>PHASE</sub> +6. | OV         |
| All Other Pins GND - 0.3V to VCC + 0.3                                  | 3٧         |
| ESD Rating                                                              |            |
| Human Body Model (Tested per JESD22-A114F)2.5                           | k۷         |
| Machine Model (Tested per JESD22-A115C)                                 | 0          |
| Charged Device Model (Tested per JESD22-C101E) 1                        | .kV        |
| Latch-Up Rating (Tested per JESD78B; Class II, Level A) 100n            | nΑ         |
|                                                                         |            |

## **Thermal Information**

| Thermal Resistance                         | $\theta_{JA}$ (°C/W) | $\theta_{\text{JC}}$ (°C/W) |
|--------------------------------------------|----------------------|-----------------------------|
| QFN 4x4 Package (Notes 4, 5)               | 40                   | 3.5                         |
| Maximum Junction Temperature (Plastic Pack | age)                 | +150°C                      |
| Maximum Storage Temperature Range          | <del>6</del>         | 55°C to +150°C              |
| Pb-Free reflow profile                     |                      | see <u>TB493</u>            |

## **Recommended Operating Conditions**

| Supply Voltage on V <sub>IN</sub> | 3V to 40V      |
|-----------------------------------|----------------|
| AUXVCC, Buck Mode                 | 4.5V to +20V   |
| AUXVCC, Boost-Buck Mode           | 0V to +20V     |
| Ambient Temperature Range         | 40°C to +105°C |
| Junction Temperature Range        | 40°C to +125°C |

CAUTION: Do not operate at or near the maximum ratings listed for extended periods of time. Exposure to such conditions can adversely impact product reliability and result in failures not covered by warranty.

#### NOTES

- 4. θ<sub>JA</sub> is measured in free air with the component mounted on a high-effective thermal conductivity test board with "direct attach" features. See <u>TB379</u>.
- 5. For  $\theta_{1C}$ , the "case temp" location is the center of the exposed metal pad on the package underside.

**Electrical Specifications** See Figure 6 and the "Typical Application Schematics" on page 3. Operating conditions unless otherwise noted:  $V_{IN} = 12V$ , or  $V_{CC} = 4.5V \pm 10\%$ ,  $T_A = -40$ °C to  $\pm 105$ °C. Typicals are at  $T_A = \pm 25$ °C. Boldface limits apply across the operating temperature range,  $\pm 40$ °C to  $\pm 105$ °C.

| PARAMETER                                    | SYMBOL                    | TEST CONDITIONS                                                                             | MIN<br>(Note 6) | ТҮР  | MAX<br>(Note 6) | UNIT |
|----------------------------------------------|---------------------------|---------------------------------------------------------------------------------------------|-----------------|------|-----------------|------|
| VIN PIN SUPPLY                               |                           |                                                                                             |                 |      | 1               |      |
| VIN Pin Voltage Range                        |                           | VIN pin                                                                                     | 3.05            |      | 40              | ٧    |
|                                              |                           | VIN pin connected to VCC                                                                    | 3.05            |      | 5.5             | ٧    |
| Operating Supply Current                     | IQ                        | MODE = VCC/FLOATING (PFM), no load at the output                                            |                 | 300  |                 | μΑ   |
|                                              |                           | MODE = GND (forced PWM), V <sub>IN</sub> = 12V, IC operating, not including driving current |                 | 1.3  |                 | mA   |
| Shutdown Supply Current                      | I <sub>IN_SD</sub>        | EN connected to GND, V <sub>IN</sub> = 12V                                                  |                 | 2.8  | 4.5             | μΑ   |
| INTERNAL MAIN LINEAR REGULATOR               |                           |                                                                                             |                 |      |                 |      |
| MAIN LDO V <sub>CC</sub> Voltage             | v <sub>cc</sub>           | V <sub>IN</sub> > 5V                                                                        | 4.2             | 4.5  | 4.8             | ٧    |
| MAIN LDO Dropout Voltage                     | V <sub>DROPOUT_MAIN</sub> | V <sub>IN</sub> = 4.2V, I <sub>VCC</sub> = 35mA                                             |                 | 0.3  | 0.52            | ٧    |
|                                              |                           | V <sub>IN</sub> = 3V, I <sub>VCC</sub> = 25mA                                               |                 | 0.25 | 0.42            | ٧    |
| V <sub>CC</sub> Current Limit of MAIN LDO    |                           |                                                                                             |                 | 60   |                 | mA   |
| INTERNAL AUXILIARY LINEAR REGULATOR          |                           |                                                                                             |                 |      |                 |      |
| AUXVCC Input Voltage Range                   | V <sub>AUXVCC</sub>       |                                                                                             | 4.5             |      | 20              | ٧    |
| AUX LDO V <sub>CC</sub> Voltage              | v <sub>cc</sub>           | V <sub>AUXVCC</sub> > 5V                                                                    | 4.2             | 4.5  | 4.8             | ٧    |
| LDO Dropout Voltage                          | V <sub>DROPOUT_AUX</sub>  | V <sub>AUXVCC</sub> = 4.2V, I <sub>VCC</sub> = 35mA                                         |                 | 0.3  | 0.52            | ٧    |
|                                              |                           | V <sub>AUXVCC</sub> = 3V, I <sub>VCC</sub> = 25mA                                           |                 | 0.25 | 0.42            | ٧    |
| Current Limit of AUX LDO                     |                           |                                                                                             |                 | 60   |                 | mA   |
| AUX LDO Switchover Rising Threshold          | V <sub>AUXVCC_RISE</sub>  | AUXVCC voltage rise; switch to auxiliary LDO                                                | 2.97            | 3.1  | 3.2             | ٧    |
| AUX LDO Switchover Falling Threshold Voltage | V <sub>AUXVCC_FALL</sub>  | AUXVCC voltage fall; switch back to main BIAS LDO                                           | 2.73            | 2.87 | 2.97            | V    |
| AUX LDO Switchover Hysteresis                | V <sub>AUXVCC_HYS</sub>   | AUXVCC switchover hysteresis                                                                |                 | 0.2  |                 | ٧    |



**Electrical Specifications** See Figure 6 and the "Typical Application Schematics" on page 3. Operating conditions unless otherwise noted:  $V_{IN} = 12V$ , or  $V_{CC} = 4.5V \pm 10\%$ ,  $T_A = -40$ °C to  $\pm 105$ °C. Typicals are at  $T_A = \pm 25$ °C. Boldface limits apply across the operating temperature range,  $\pm 40$ °C to  $\pm 105$ °C. (Continued)

| PARAMETER                                                    | SYMBOL                 | TEST CONDITIONS                               | MIN<br>(Note 6) | ТҮР      | MAX<br>(Note 6) | UNIT |
|--------------------------------------------------------------|------------------------|-----------------------------------------------|-----------------|----------|-----------------|------|
| POWER-ON RESET                                               |                        |                                               | •               |          |                 |      |
| Rising V <sub>CC</sub> POR Threshold                         | V <sub>PORH_RISE</sub> |                                               | 2.82            | 2.9      | 3.05            | ٧    |
| Falling V <sub>CC</sub> POR Threshold                        | V <sub>PORL_FALL</sub> |                                               |                 | 2.6      | 2.8             | ٧    |
| V <sub>CC</sub> POR Hysteresis                               | V <sub>PORL_HYS</sub>  |                                               |                 | 0.3      |                 | ٧    |
| ENABLE                                                       |                        |                                               |                 |          | l               |      |
| Enable On Voltage                                            | V <sub>ENH</sub>       |                                               | 1.7             |          |                 | ٧    |
| Enable Off voltage                                           | V <sub>ENL</sub>       |                                               |                 |          | 1               | ٧    |
| EN Pull-Up Current                                           | I <sub>EN_PULLUP</sub> | V <sub>EN</sub> = 1.2V, V <sub>IN</sub> = 24V |                 | 1.5      |                 | μΑ   |
|                                                              |                        | V <sub>EN</sub> = 1.2V, V <sub>IN</sub> = 12V |                 | 1.2      |                 | μΑ   |
|                                                              |                        | V <sub>EN</sub> = 1.2V, V <sub>IN</sub> = 5V  |                 | 0.9      |                 | μΑ   |
| OSCILLATOR                                                   |                        |                                               |                 | 1        |                 |      |
| PWM Frequency                                                | Fosc                   | R <sub>T</sub> = 665kΩ                        | 160             | 200      | 240             | kHz  |
|                                                              |                        | $R_T = 51.1k\Omega$                           | 1870            | 2200     | 2530            | kHz  |
|                                                              |                        | FS pin connected to VCC or floating or GND    | 450             | 500      | 550             | kHz  |
| MIN ON-Time                                                  | t <sub>MIN_ON</sub>    |                                               |                 | 130      | 225             | ns   |
| MIN OFF-Time                                                 | t <sub>MIN_OFF</sub>   |                                               |                 | 210      | 330             | ns   |
| SYNCHRONIZATION                                              |                        |                                               |                 |          | II.             |      |
| Input High Threshold                                         | VIH                    |                                               |                 | 2        |                 | ٧    |
| Input Low Threshold                                          | VIL                    |                                               |                 | 0.5      |                 | ٧    |
| Input Minimum Pulse Width                                    |                        |                                               |                 | 25       |                 | ns   |
| Input Impedance                                              |                        |                                               |                 | 100      |                 | kΩ   |
| Input Minimum Frequency Divided by Free<br>Running Frequency |                        |                                               |                 | 1.1      |                 |      |
| Input Maximum Frequency Divided by Free<br>Running Frequency |                        |                                               |                 | 1.6      |                 |      |
| Output Pulse Width                                           |                        | C <sub>SYNC</sub> = 100pF                     |                 | 100      |                 | ns   |
| Output Pulse High                                            | VOH                    | R <sub>LOAD</sub> = 1kΩ                       |                 | VCC-0.25 |                 | V    |
| Output Pulse Low                                             | VOL                    |                                               |                 | GND      |                 | V    |
| REFERENCE VOLTAGE                                            |                        |                                               |                 |          |                 |      |
| Reference Voltage                                            | V <sub>REF</sub>       |                                               |                 | 0.8      |                 | V    |
| System Accuracy                                              |                        |                                               | -1.0            |          | +1.0            | %    |
| FB Pin Source Current                                        |                        |                                               |                 | 5        |                 | nA   |
| Soft-Start                                                   |                        |                                               |                 |          |                 |      |
| Soft-Start Current                                           | I <sub>SS</sub>        |                                               | 3               | 5        | 7               | μΑ   |
| ERROR AMPLIFIER                                              |                        |                                               |                 |          |                 |      |
| Unity Gain-Bandwidth                                         |                        | C <sub>LOAD</sub> = 50pF                      |                 | 10       |                 | MHz  |
| DC Gain                                                      |                        | C <sub>LOAD</sub> = 50pF                      |                 | 88       |                 | dB   |
| Maximum Output Voltage                                       |                        |                                               |                 | 3.6      |                 | ٧    |
| Minimum Output Voltage                                       |                        |                                               |                 | 0.5      |                 | ٧    |
| Slew Rate                                                    | SR                     | C <sub>LOAD</sub> = 50pF                      |                 | 5        |                 | V/µs |



**Electrical Specifications** See Figure 6 and the "Typical Application Schematics" on page 3. Operating conditions unless otherwise noted:  $V_{IN} = 12V$ , or  $V_{CC} = 4.5V \pm 10\%$ ,  $T_A = -40$ °C to  $\pm 105$ °C. Typicals are at  $T_A = \pm 25$ °C. Boldface limits apply across the operating temperature range, -40°C to  $\pm 105$ °C. (Continued)

| PARAMETER                                      | SYMBOL                               | TEST CONDITIONS                                                             | MIN<br>( <u>Note 6</u> ) | TYP   | MAX<br>(Note 6) | UNIT   |
|------------------------------------------------|--------------------------------------|-----------------------------------------------------------------------------|--------------------------|-------|-----------------|--------|
| PFM MODE CONTROL                               | •                                    | •                                                                           | <u>'</u>                 |       |                 |        |
| Default PFM Current Threshold                  |                                      | MODE = VCC or floating                                                      |                          | 700   |                 | mA     |
| INTERNAL HIGH-SIDE MOSFET                      | I                                    |                                                                             |                          |       | 1               |        |
| Upper MOSFET r <sub>DS(ON)</sub>               | r <sub>DS(ON)_UP</sub>               | Limits apply for +25°C only                                                 |                          | 127   | 140             | mΩ     |
| LOW-SIDE MOSFET GATE DRIVER                    | 1                                    |                                                                             |                          |       | 1               |        |
| LGate Source Resistance                        |                                      | 100mA source current                                                        |                          | 3.5   |                 | Ω      |
| LGATE Sink Resistance                          |                                      | 100mA sink current                                                          |                          | 2.8   |                 | Ω      |
| BOOST CONVERTER CONTROL                        | 1                                    |                                                                             |                          |       | 1               |        |
| EXT_BOOST Boost_Off Threshold Voltage          |                                      |                                                                             | 0.74                     | 0.8   | 0.86            | V      |
| EXT_BOOST Hysteresis Sink Current              | I <sub>EXT_BOOST_HYS</sub>           |                                                                             | 2.1                      | 3.2   | 4.2             | μΑ     |
| AUXVCC Boost Turn-Off Threshold Voltage        |                                      |                                                                             | 0.74                     | 0.8   | 0.86            | V      |
| AUXVCC Hysteresis Sink Current                 | I <sub>AUXVCC_HYS</sub>              |                                                                             | 2.1                      | 3.2   | 4.2             | μΑ     |
| POWER-GOOD MONITOR                             | 1                                    |                                                                             |                          |       | 1               |        |
| Overvoltage Rising Trip Point                  | V <sub>FB/</sub> V <sub>REF</sub>    | Percentage of reference point                                               | 104                      | 110   | 116             | %      |
| Overvoltage Rising Hysteresis                  | V <sub>FB/</sub> V <sub>OVTRIP</sub> | Percentage below OV trip point                                              |                          | 3     |                 | %      |
| Undervoltage Falling Trip Point                | V <sub>FB/</sub> V <sub>REF</sub>    | Percentage of reference point                                               | 84                       | 90    | 96              | %      |
| Undervoltage Falling Hysteresis                | V <sub>FB/</sub> V <sub>UVTRIP</sub> | Percentage above UV trip point                                              |                          | 3     |                 | %      |
| PGOOD Rising Delay                             | t <sub>PGOOD_R_DELAY</sub>           |                                                                             |                          | 128   |                 | cycles |
| PGOOD Leakage Current                          |                                      | PGOOD HIGH, V <sub>PGOOD</sub> = 4.5V                                       |                          | 10    |                 | nA     |
| PGOOD Low Voltage                              | V <sub>PGOOD</sub>                   | PGOOD LOW, IPGOOD = 0.2mA                                                   |                          | 0.10  |                 | V      |
| OVERCURRENT PROTECTION                         |                                      |                                                                             |                          |       |                 |        |
| Default Cycle-by-Cycle Current Limit Threshold | loc_1                                | I <sub>LIMIT</sub> = GND or VCC or floating                                 | 3                        | 3.6   | 4.2             | Α      |
| Hiccup Current Limit Threshold                 | I <sub>OC_2</sub>                    | Hiccup, I <sub>OC_2</sub> /I <sub>OC_1</sub>                                |                          | 115   |                 | %      |
| OVERVOLTAGE PROTECTION                         | 1                                    |                                                                             |                          |       | 1               |        |
| OV 120% Trip Point                             |                                      | Active in and after soft-start. Percentage of reference point LG = UG = LOW |                          | 120   |                 | %      |
| OV 120% Release Point                          |                                      | Active in and after soft-start. Percentage of reference point               |                          | 102.5 |                 | %      |
| OV 110% Trip Point                             |                                      | Active after soft-start done. Percentage of reference point LG = UG = LOW   |                          | 110   |                 | %      |
| OV 110% Release Point                          |                                      | Active after soft-start done. Percentage of reference point                 |                          | 102.5 |                 | %      |
| OVER-TEMPERATURE PROTECTION                    |                                      |                                                                             | ,                        |       |                 |        |
| Over-Temperature Trip Point                    |                                      |                                                                             |                          | 160   |                 | °C     |
| Over-Temperature Recovery Threshold            |                                      |                                                                             |                          | 140   |                 | °C     |

## NOTE:



<sup>6.</sup> Parameters with MIN and/or MAX limits are 100% tested at +25°C, unless otherwise specified. Temperature limits established by characterization and are not production tested.

# **Typical Performance Curves**



FIGURE 7. EFFICIENCY, SYNCHRONOUS BUCK, FORCED PWM MODE, 500kHz,  $V_{OUT}$  5V,  $T_A$  = +25 °C



FIGURE 8. EFFICIENCY, SYNCHRONOUS BUCK, PFM MODE,  $V_{OUT}$  5V,  $T_A = +25\,^{\circ}\text{C}$ 



FIGURE 9. LINE REGULATION,  $V_{OUT}$  5V,  $T_A = +25$  °C



FIGURE 10. LOAD REGULATION,  $V_{OUT}$  5V,  $T_A = +25$  °C



FIGURE 11. EFFICIENCY, SYNCHRONOUS BUCK, FORCED PWM MODE, 500kHz,  $V_{OUT}$  3.3V,  $T_A$  = +25 °C



FIGURE 12. EFFICIENCY, SYNCHRONOUS BUCK, PFM MODE,  $V_{OUT}$  3.3V,  $T_A = +25$ °C

# Typical Performance Curves (Continued)



FIGURE 13. INPUT QUIESCENT CURRENT UNDER NO LOAD, PFM MODE,  $V_{OUT} = 5V$ 



FIGURE 14. SYNCHRONOUS BUCK MODE,  $V_{\text{IN}}$  36V,  $I_{\text{O}}$  2A, ENABLE ON



FIGURE 15. SYNCHRONOUS BUCK MODE,  $V_{\mbox{\footnotesize{IN}}}$  36V,  $I_{\mbox{\footnotesize{O}}}$  2A, ENABLE OFF



FIGURE 16. V<sub>IN</sub> 36V, PREBIASED START-UP



FIGURE 17. SYNCHRONOUS BUCK WITH FORCE PWM MODE,  $$V_{\mbox{\scriptsize IN}}$\,36V, I_{\mbox{\scriptsize O}}$\,2A$ 



FIGURE 18.  $V_{\mbox{\scriptsize IN}}$  24V, 0 TO 2A STEP LOAD, FORCE PWM MODE

# Typical Performance Curves (Continued)



FIGURE 19. V<sub>IN</sub> 24V, 80mA LOAD, PFM MODE



FIGURE 20. V<sub>IN</sub> 24V, 0 TO 2A STEP LOAD, PFM MODE



FIGURE 21. NON-SYNCHRONOUS BUCK, FORCE PWM MODE,  $V_{\text{IN}}$  12V, NO LOAD



FIGURE 22. NON-SYNCHRONOUS BUCK, FORCE PWM MODE,  $V_{IN}$  12V, 2A



FIGURE 23. BOOST BUCK MODE, BOOST INPUT STEP FROM 36V TO 3V, V\_OUT BUCK = 5V, I\_OUT\_BUCK = 1A



FIGURE 24. BOOST BUCK MODE, BOOST INPUT STEP FROM 3V TO 36V,  $V_{OUT}$  BUCK = 5V,  $I_{OUT\_BUCK}$  = 1A

# Typical Performance Curves (Continued)



FIGURE 25. BOOST BUCK MODE,  $V_0 = 9V$ ,  $I_0 = 1.8A$ , BOOST INPUT DROPS FROM 16V TO 9V DC



FIGURE 26. EFFICIENCY, BOOST BUCK, 500kHz,  $V_{OUT}$  12V,  $T_A = +25\,^{\circ}\text{C}$ 



FIGURE 27. UPPER MOSFET  $r_{DS(ON)}\,(m\Omega)$  OVER-TEMPERATURE

# **Functional Description**

### Initialization

Initially the ISL85403 continually monitors the voltage at the EN pin. When the voltage on the EN pin exceeds its rising ON threshold, the internal LDO starts up to build up VCC. Soft-starts initiates after Power-on Reset (POR) circuits detect that VCC voltage has exceeded the POR threshold.

### **Soft-Start**

The soft-start (SS) ramp is built up in the external capacitor on the SS pin, which is charged by an internal 5µA current source.

The SS ramp starts from 0V to a voltage above 0.8V. When SS reaches 0.8V, the bandgap reference takes over and the IC begins steady state operation. The soft-start time refers to the duration that the SS pin ramps from 0V to 0.8V while the output voltage ramps up with the same rate from 0V to the target regulated voltage. The required capacitance at the SS pin can be calculated from Equation 1.

$$C_{SS}[\mu F] = 6.5 \times t_{SS}[S]$$
 (EQ. 1)

The SS plays a vital role in Hiccup mode. The IC applies cycle-by-cycle peak current limiting at over load conditions. When a harsh condition occurs and the current in the upper side MOSFET reaches the second overcurrent threshold, the SS pin is pulled to ground and a dummy soft-start cycle is initiated. During the dummy SS cycle, the current to charge soft-start capacitor is reduced to 1/5 of its normal value. Thus, a dummy SS cycle takes five times as long as the regular SS cycle. During the dummy SS period, the control loop is disabled and there is no PWM output. At the end of this cycle, it starts the normal SS. Hiccup mode persists until the second overcurrent threshold is no longer reached.

The ISL85403 is capable of starting up with prebiased output.

## **PWM Control**

Pull the MODE pin to GND directly or with a resistor no greater than  $10\text{k}\Omega$  to set the IC in Forced PWM mode. The ISL85403 employs the Peak Current mode PWM control for fast transient response and cycle-by-cycle current limiting. See <u>Figure 6 on page 4</u>.

The PWM operation is initialized by the clock from the oscillator. The upper MOSFET is turned on by the clock at the beginning of a PWM cycle and the current in the MOSFET starts to ramp up. When the sum of the current sense signal and the slope compensation signal reaches the error amplifier output voltage level, the PWM comparator is triggered to shut down the PWM logic to turn off the high-side MOSFET. The high-side MOSFET stays off until the next clock signal comes for the next cycle.

The output voltage is sensed by a resistor divider from V<sub>OUT</sub> to the FB pin. The difference between the FB voltage and the 0.8V reference is amplified and compensated to generate the error voltage signal at the COMP pin. Then the COMP pin signal is compared with the current ramp signal to shut down the PWM.

## **PFM Mode Operation**

Pull the MODE pin HIGH (>2.5V) or leave the MODE pin floating to set the IC to have PFM (Pulse Frequency Modulation) operation in light load. In PFM mode, the switching frequency is dramatically reduced to minimize the switching loss. The ISL85403 enters PFM mode when the MOSFET peak current is lower than the PWM/PFM boundary current threshold. The default threshold is 700mA when there is no programming resistor at the MODE pin.

The current threshold for the PWM/PFM boundary can be programmed by connecting a resistor between the MODE pin and ground. The MODE pin resistor value can be calculated using Equation 2.

$$R_{MODE} = \frac{118500}{I_{PFM} + 0.2}$$
 (EQ. 2)

where I<sub>PFM</sub> is the required PWM/PFM boundary current threshold and R<sub>MODE</sub> is the programming resistor. The usable resistor value range to program the PFM current threshold is  $150 \text{k}\Omega$  to  $200 \text{k}\Omega$ . Do not use R<sub>MODE</sub> values outside this range.

For applications with output voltages higher than 5V and rated load currents below 1A, Renesas recommends non-synchronous operation by using a diode for the low-side device instead of a MOSFET. If the rated load current is higher than 1A, synchronous operation with a low-side MOSFET can be used but Forced PWM mode must be enabled by connecting the MODE pin to GND.



FIGURE 28.  $R_{MODE}$  vs  $I_{PFM}$ 

## **Synchronous and Non-Synchronous Buck**

The ISL85403 supports both Synchronous and Non-Synchronous buck operations.

In Synchronous buck configuration, add a 5.1k or smaller value resistor from the LGATE to ground to avoid false turn-on of the LGATE caused by coupling noise.

For a non-synchronous buck operation when a power diode is used as the low-side power device, the LGATE driver can be disabled with the LGATE connected to VCC (before IC start-up). For non-synchronous buck operation, the phase node shows oscillations after the high-side device turns off (as shown in Figure 21 on page 12 - blue trace). This is normal due to the oscillations among the parasitic capacitors at phase node and output inductor. An RC snubber (200 $\Omega$  and 2.2nF as typical) at the phase node can reduce ringing.



## **AUXVCC Switchover**

The ISL85403 has an auxiliary LDO integrated as shown in the Figure 6. It is used to replace the internal MAIN LDO function after the IC start-up. Figure 4 shows its basic application setup with output voltage connected to AUXVCC. After IC soft-start is done and the output voltage is built up to steady state, and when the AUXVCC pin voltage is over the AUX LDO Switchover Rising Threshold, the MAIN LDO is shut off and the AUXILIARY LDO is activated to bias VCC. Because the AUXVCC pin voltage is lower than the input voltage V<sub>IN</sub>, the internal LDO dropout voltage and the consequent power loss are reduced. This feature brings substantial efficiency improvements in light load range, especially at high input voltage applications. Because both Vin LDO and AUX LDO are regulated at 4.5V, it is better to use the AUX LDO with input voltage at AUXVCC pin in the range between 4.5V to 20V.

When the voltage at AUXVCC falls below the AUX LDO Switchover Falling Threshold, the AUXILIARY LDO is shut off and the MAIN LDO is reactivated to bias VCC. At the OV/UV fault events, the IC also switches back over from AUXILIARY LDO to MAIN LDO.

The AUXVCC switchover function is offered in buck configuration. It is not offered in boost configuration when the AUXVCC pin is used to monitor the boost output voltage for OVP.

## **Input Voltage**

With the part switching, the operating ISL85403 input voltage must be under 40V. This recommendation allows for short voltage ringing spikes (within a couple of ns time range) due to the part switching while not exceeding the 44V, as stated in the "Absolute Maximum Ratings" on page 7.

The lowest IC operating input voltage (VIN pin) depends on the VCC voltage and the Rising and Falling V<sub>CC</sub> POR Threshold in Electrical Specifications table on page 8. At IC start-up when VCC is just over the rising POR threshold, there is no switching before soft-start. Therefore, the IC minimum start-up voltage on the VIN pin is 3.05V (MAX of Rising  $V_{\mbox{\footnotesize{CC}}}$  POR). When the soft-start is initiated, the regulator is switching and the dropout voltage across the internal LDO increases due to driving current. Thus, the IC VIN pin shutdown voltage is related to driving current and VCC POR falling threshold. The internal upper side MOSFET has a typical 10nC gate drive. For a typical example of synchronous buck with 4nC lower MOSFET gate drive and 500kHz switching frequency, the driving current is 7mA total, causing a 70mV drop across internal LDO under 3V  $V_{\mbox{\scriptsize IN}}$ . Then the IC shutdown voltage on the VIN pin is 2.87V (2.8V + 0.07V). In practical design, extra room should be taken into account with concern to voltage spikes at VIN.

In boost buck configuration, the input voltage range can be expanded further down to 2.5V or lower depending on the boost stage voltage drop upon maximum duty cycle. Because the boost output voltage is connected to the VIN pin as the buck inputs, after the IC starts up, the IC keeps operating and switching as long as the boost output voltage can keep the VCC voltage higher than the falling threshold. See <u>"2-Stage Boost Buck Converter Operation" on page 16</u> for more details.

## **Output Voltage**

The output voltage can be programmed down to 0.8V by a resistor divider from  $V_{OUT}$  to FB. For a buck converter, the maximum achievable voltage is  $(V_{IN}*D_{MAX}-V_{DROP})$ , where  $V_{DROP}$  is the voltage drop in the power path including mainly the MOSFET  $r_{DS(ON)}$  and inductor DCR. The maximum duty cycle  $D_{MAX}$  is  $(1-f_{SW}*t_{MIN(OFF)})$ .

For applications with output voltages higher than 5V and rated load currents below 1A, Renesas recommends use non-synchronous operation by using a diode for the low-side device instead of a MOSFET. If the rated load current is higher than 1A, synchronous operation with a low-side MOSFET can be used but Forced PWM mode must be enabled by connecting the MODE pin to GND.

## **Output Current**

With the high-side MOSFET integrated, the maximum output current the ISL85403 can support is decided by the package and many operating conditions including input voltage, output voltage, duty cycle, switching frequency and temperature the die temperature should not exceed +125°C with the power loss dissipated inside of the IC.

Note that more temperature rise is expected at higher ambient temperature due to more conduction loss caused by  $r_{DS(ON)}$  increase.

The die temperature is equal to the sum of the ambient temperature and the temperature rise resulting from the power dissipated by the IC package with a certain junction to ambient thermal impedance  $\theta_{\mbox{\scriptsize JA}}.$  The power dissipated in the IC is related to the MOSFET switching loss, conduction loss, and the internal LDO loss. Besides the load, these losses are also related to input voltage, output voltage, duty cycle, switching frequency, and temperature. With the exposed pad at the bottom, the heat of the IC mainly goes through the bottom pad and  $\theta_{IA}$  is greatly reduced. The  $\theta_{\mbox{\scriptsize JA}}$  is highly related to layout and air flow conditions. In layout, multiple vias (≥9) are strongly recommended in the IC bottom pad. The bottom pad with its vias should be placed in the ground copper plane with an area as large as possible across multiple layers. The  $\theta_{\mbox{\scriptsize JA}}$  can be reduced further with air flow. See Figures 12 and 13 for the thermal performance with 100 CFM air flow.

For applications with high output current and bad operating conditions (such as compact board size or high ambient temperature), synchronous buck is highly recommended because the external low-side MOSFET generates less heat than the external low-side power diode. This helps to reduce PCB temperature rise around the ISL85403 and reduce junction temperature rise.



## 2-Stage Boost Buck Converter Operation

The Figure 5 on page 3, shows the boost function circuits. Schematic (a) shows a boost working as a pre-stage to provide input to the following Buck stage. This is for applications when the input voltage could drop to a very low voltage in some constants (for example, in some battery powered systems), causing the output voltage to drop out of regulation. The boost converter can be enabled to boost the input voltage up to keep the output voltage in regulation. When system input voltage recovers back to normal, the boost stage is disabled while only the buck stage is switching.

The EXT\_BOOST pin is used to set Boost mode and monitor the boost input voltage. At IC start-up before soft-start, the controller is latched in Boost mode when the voltage is at or above 200mV; it latches in synchronous Buck mode if the voltage on the EXT\_BOOST pin is below 200mV. In Boost mode, the low-side driver output PWM has the same PWM signal as the buck regulator.

In Boost mode, the EXT\_BOOST pin is used to monitor boost input voltage to turn on and turn off the boost PWM. The AUXVCC pin is used to monitor the boost output voltage to turn on and turn off the boost PWM.

Referring to Figure 29, a resistor divider from the boost input voltage to the EXT\_BOOST pin is used to detect the boost input voltage. When the voltage on the EXT\_BOOST pin is below 0.8V, the boost PWM is enabled with a fixed 500 $\mu$ s soft-start and the boost duty cycle increases linearly from  $t_{MIN(ON)}$ \*Fs to ~50%. A 3 $\mu$ A sinking current is enabled at the EXT\_BOOST pin for hysteresis purposes. When the voltage on the EXT\_BOOST pin recovers to be above 0.8V, boost PWM is disabled immediately. Use Equation 3 to calculate the upper resistor  $R_{UP}$  (R1 in Figure 29) for a required hysteresis  $V_{HYS}$  at the boost input voltage.

$$R_{UP}[M\Omega] = \frac{V_{HYS}}{3[\mu A]}$$
 (EQ. 3)

Use <u>Equation 4</u> to calculate the lower resistor R<sub>LOW</sub> (R<sub>2</sub> in <u>Figure 29</u>) according to a required boost enable threshold.

$$R_{LOW} = \frac{R_{UP} \times 0.8}{VFTH - 0.8}$$
 (EQ. 4)

where VFTH is the required falling threshold on boost input voltage to turn on the boost,  $3\mu A$  is the hysteresis current, and 0.8V is the reference voltage to be compared with.

Note that the boost start-up threshold has to be selected in a way that the buck is operating correctly and kept in close loop regulation before boost start-up. Otherwise, a large inrush current at boost start-up can occur at boost input due to the buck open loop saturation. Set the boost start-up input voltage threshold high enough to cover the boost inductor and diode DC voltage drop, and the buck's maximum duty cycle and voltage conduction drop. This ensures the buck does not reach maximum duty cycle before boost start-up.

Similarly, a resistor divider from the boost output voltage to the AUXVCC pin is used to detect the boost output voltage. When the voltage on the AUXVCC pin is below 0.8V, the boost PWM is enabled with a fixed 500  $\mu$ s soft-start and a 3  $\mu$ A sinking current is enabled at AUXVCC pin for hysteresis purposes. When the voltage on the AUXVCC pin recovers to be above 0.8V, the boost PWM is disabled immediately. Use Equation 3 to calculate the upper resistor  $R_{UP}$  (R3 in Figure 29) according to a required hysteresis  $V_{HY}$  at boost output voltage. Use Equation 4 to calculate the lower resistor  $R_{LOW}$  (R4 in Figure 29) according to a required boost enable threshold at boost output.

Assuming  $V_{BAT}$  is the boost input voltage,  $V_{OUT\_BST}$  is the boost output voltage and  $V_{OUT}$  is the buck output voltage, the steady state DC transfer function are:

$$V_{OUTBST} = \frac{1}{1 - D} \times V_{BAT}$$
 (EQ. 5)

$$V_{OUT} = D \cdot V_{OUTBST} = \frac{D}{1 - D} \times V_{BAT}$$
 (EQ. 6)



FIGURE 29. BOOST CONVERTER CONTROL



From Equations 5 and 6, Equation 7 can be derived to estimate the steady state boost output voltage as a function of  $V_{BAT}$  and  $V_{OUT}$ :

$$V_{OUTBST} = V_{BAT} + V_{OUT}$$
 (EQ. 7)

After the IC starts up, the boost buck converters can keep working when the battery voltage drops extremely low because the IC's bias (VCC) LDO is powered by the boost output. For example, if a 3.3V output application battery drops to 2V and the VIN pin voltage is powered by the 5.2V boost output voltage (Equation 7), the VIN pin (buck input) still sees 5.2V to keep the IC working.

Note that in the previously mentioned case, the boost input current could be high because the input voltage is very low  $(V_{\text{IN}}*I_{\text{IN}}=V_{\text{OUT}}*I_{\text{OUT}}/\text{Efficiency}).$  For the design to achieve the low input operation with full load, the inductor and MOSFET have to be selected with enough current ratings to handle the high current appearing at boost input. The boost inductor current is the same with the boost input current, which can be estimated as Equation 8, where  $P_{\text{OUT}}$  is the output power,  $V_{\text{BAT}}$  is the boost input voltage, and EFF is the estimated efficiency of the whole boost and buck stages.

$$IL_{IN} = \frac{P_{OUT}}{V_{BAT} \times EFF}$$
 (EQ. 8)

Based on the same concerns of boost input current, the start-up sequence must follow the rule that the IC is enabled after the boost input voltage rise above a certain level. The shutdown sequence must follow the rule that the IC is disabled first before the boost input power source is turned off. In Boost mode applications where there is no external control signal to enable/disable the IC, an external input UVLO circuit must be implemented for the start-up and shutdown sequence.

# Non-Inverting Single Inductor Buck Boost Converter Operation

In Figure 5 on page 3, schematic (b) shows a non-inverting single inductor buck boost configuration. The recommended setting is to use  $1\text{M}\Omega$  and  $130\text{k}\Omega$  resistor dividers (as shown in TYP Schematic III b) connecting from VCC to both the EXT\_BOOST and AUXVCC pins (the EXT\_BOOST and AUXVCC pins are directly connected). In this way, the EXT\_BOOST pin voltage is a fixed voltage of 0.52V that is higher than the Boost mode detection threshold of 0.2V to set the IC in Boost mode and lower than the boost switching threshold of 800mV to have boost being constantly switching (during and after soft-start).

Similar to 2-stage boost Buck mode, LGATE switches ON the same phase that the upper FETs switch ON, meaning both upper and lower side FETs are ON and OFF at the same time with the same duty cycle. When both FETs are ON, input voltage charges the inductor current ramping up for duration of DT; when both FETs are OFF, the inductor current is free wheeling through the two power diodes to output and output voltage discharge the inductor current ramping down for (1-D)T (in CCM mode). The steady state DC transfer function is:

$$V_{OUT} = \frac{D}{1 - D} \times V_{IN}$$
 (EQ. 9)

where  $V_{\text{IN}}$  is the input voltage,  $V_{\text{OUT}}$  is the buck boost output voltage, and D is duty cycle.

Use Equation 10 to calculate the inductor DC current as below:

$$IL_{DC} = \frac{1}{1 - D} \times I_{OUT}$$
 (EQ. 10)

where  $IL_{DC}$  is the inductor DC current and  $I_{OUT}$  is the output DC current

Equation 10 shows the inductor current is charging output only during (1-D)T, which means inductor current has larger DC current than output load current. Thus, for this IC with high-side FET integrated, the non-inverting buck boost configuration has less load current capability compared with buck and 2-stage boost buck configurations. Its load current capability depends mainly on the duty cycle and inductor current.

Inductor ripple current can be calculated using **Equation 11**:

$$IL_{RIPPLE} = \frac{V_{OUT}(1-D)T}{L}$$
 (EQ. 11)

The inductor peak current is:

$$IL_{PEAK} = IL_{DC} + \frac{1}{2} \times IL_{RIPPLE}$$
 (EQ. 12)

In power stage DC calculations, use  $\underline{\text{Equation 9}}$  to calculate D, then use  $\underline{\text{Equation 10}}$  to calculate ILDC. D and ILDC are useful for estimating the high-side FET's power losses and checking if the part can meet the load current requirements.

# **Oscillator and Synchronization**

The oscillator has a default frequency of 500kHz with the FS pin connected to VCC or ground, or floating. The frequency can be programmed to any frequency between 200kHz and 2.2MHz with a resistor from the FS pin to GND.

$$\mathbf{R_{FS}}[\mathbf{k}\Omega] = \frac{\mathbf{145000} - \mathbf{16} \times \mathbf{f_{SW}}[\mathbf{kHz}]}{\mathbf{f_{SW}}[\mathbf{kHz}]}$$
 (EQ. 13)



FIGURE 30. R<sub>FS</sub> vs FREQUENCY

The SYNC pin is bidirectional and it outputs the IC's default or programmed local clock signal when it is free running. The IC locks to an external clock injected to the SYNC pin (external clock frequency is recommended to be 10% higher than the free running frequency). The delay from the rising edge of the external clock signal to the PHASE rising edge is half of the free running switching period pulse 220ns, (0.5t<sub>SW</sub>+220ns). The maximum

external clock frequency is recommended to be 1.6 times of the free running frequency.

When the part enters PFM pulse skipping mode, the synchronization function is shut off and no clock signal is output in SYNC pin.

With the SYNC pins connected together, multiple ISL85403s can be synchronized. The slave ICs automatically have 180° phase shift with respect to the master IC.

### **PGOOD**

The PGOOD pin is the output of an open-drain transistor (See Figure 6 on page 4). An external resistor is required to be pulled up to VCC for proper PGOOD function. At start-up, PGOOD is turned HIGH (internal PGOOD open-drain transistor is turned off) with 128 cycles delay after soft-start is finished (soft-start ramp reaches 1.02V) and the FB voltage is within the OV/UV window (90%REF < FB < 110%REF).

At normal operation, PGOOD is pulled low with one cycle (minimum) and six cycles (maximum) delay if any of the OV (110%) or UV (90%) comparators are tripped. PGOOD is released HIGH with 128 cycles delay after FB recovers to be within the OV/UV window (90%REF < FB < 110%REF). When EN is pulled low or VCC is below POR, PGOOD is pulled low with no delay.

If the PGOOD pin is pulled up by the external bias supply instead of VCC by itself, when the part is disabled, the internal PGOOD open-drain transistor is off, the external bias supply can charge PGOOD pin HIGH. This is known as false PGOOD reporting. At start-up when VCC rises from OV, PGOOD is pulled low when VCC reaches 1V. After EN is pulled low and VCC is falling, the PGOOD internal open-drain transistor opens with high impedance when VCC falls below 1V. The time between when EN is pulled low and PGOOD OPEN depends on the VCC falling time to 1V.

# **Fault Protection**

# **Overcurrent Protection**

The overcurrent function protects against any overload condition and output short at worst case by monitoring the current flowing through the upper MOSFET.

There are two current limiting thresholds:  $I_{OC1}$  and  $I_{OC2}$ .  $I_{OC1}$  limits the high-side MOSFET peak current cycle-by-cycle. The current limit threshold is set at 3.6A (default) with the ILIMIT pin connected to GND or VCC, or left open. The current limit threshold can also be programmed by a resistor,  $R_{LIM}$ , at the ILIMIT pin to ground. Use Equation 14 to calculate the resistor.

$$R_{LIM} = \frac{300000}{I_{OC}[A] + 0.018}$$
 (EQ. 14)

Note that I $_{OC1}$  is higher with lower R $_{LIM}$ . The resistor value range to program the OC1 peak current threshold is  $40 \mathrm{k}\Omega$  to  $330 \mathrm{k}\Omega$ . R $_{LIM}$  values out of this range are not recommended.

The second current protection threshold,  $I_{OC2}$ , is 15% higher than  $I_{OC1}$ . Instantly after the high-side MOSFET current reaches  $I_{OC2}$ , the PWM is shut off after a two-cycle delay and the IC enters Hiccup mode. In Hiccup mode, the PWM is disabled for a dummy soft-start cycle that is equal to five regular soft-start periods. After this dummy soft-start cycle, the true soft-start cycle

is attempted again. The  $I_{\mbox{OC2}}$  offers a robust and reliable protection against the worst case conditions.

The frequency foldback is implemented on the ISL85403. When overcurrent limiting, the switching frequency is reduced to be proportional to the output voltage to keep the inductor current under the limit threshold during an overload condition. The low frequency limit under frequency foldback operation is 40kHz.



FIGURE 31. R<sub>LIM</sub> vs I<sub>OC1</sub>

## **Overvoltage Protection**

If the voltage detected on the FB pin is over 110% or 120% of reference, the high-side and low-side drivers shut down immediately and stay off until the FB voltage drops to 0.8V. When the FB voltage drops to 0.8V, the drivers are released ON. 110% OVP is off during soft-start and active after soft-start is complete. 120% OVP is active during and after soft-start.

### Thermal Protection

The ISL85403 PWM is disabled if the junction temperature reaches +160 $^{\circ}$ C. There is +20 $^{\circ}$ C hysteresis for OTP. The part restarts after the junction temperature drops below +140 $^{\circ}$ C.

# **Component Selections**

The ISL85403 iSim model can be used to simulate for both the time domain behaviors and small signal loop stability analysis.

## **Output Capacitors - Buck**

An output capacitor is required to filter the inductor current. Output ripple voltage and transient response are two critical factors when considering output capacitance choice. The current mode control loop allows for the usage of low ESR ceramic capacitors and thus smaller board layout. Electrolytic and polymer capacitors can also be used.

Additional consideration applies to ceramic capacitors. While they offer excellent overall performance and reliability, the actual in-circuit capacitance must be considered. Ceramic capacitors are rated using large peak-to-peak voltage swings with no DC bias. In DC/DC converter applications, these conditions do not reflect reality. As a result, the actual capacitance may be considerably lower than the advertised value. Consult the manufacturer's datasheet to determine the actual in-application capacitance. Most manufacturers publish capacitance vs DC bias



so this effect can be easily accommodated. The effects of AC voltage are not frequently published, but an assumption of ~20% further reduction generally suffices. The result of these considerations can easily result in an effective capacitance 50% lower than the rated value. Nonetheless, ceramic capacitors are a very good choice in many applications due to their reliability and extremely low ESR.

In buck topology, the following equations allow calculation of the required capacitance to meet a required ripple voltage level.

Additional capacitance may be used.

For the ceramic capacitors (low ESR):

$$V_{OUTripple} = \frac{\Delta I}{8 \times f_{SW} \times C_{OUT}}$$
 (EQ. 15)

where  $\Delta I$  is the inductor's peak-to-peak ripple current,  $f_{\mbox{SW}}$  is the switching frequency, and  $\mbox{C}_{\mbox{OUT}}$  is the output capacitor.

If using electrolytic capacitors then:

$$V_{OUTripple} = \Delta I^*ESR$$
 (EQ. 16)

Regarding transient response needs, a good starting point is to determine the allowable overshoot in  $V_{OUT}$  if the load is suddenly removed. In this case, energy stored in the inductor is transferred to  $C_{OUT}$ , causing its voltage to rise. After calculating capacitance required for both ripple and transient needs, choose the larger of the calculated values. Equation 17 determines the required output capacitor value to achieve a wanted overshoot relative to the regulated voltage.

$$C_{OUT} = \frac{I_{OUT}^2 \times L}{V_{OUT}^2 \times (V_{OUTMAX}/V_{OUT})^2 - 1)}$$
 (EQ. 17)

where V<sub>OUTMAX</sub>/V<sub>OUT</sub> is the relative maximum overshoot allowed during the removal of the load.

### **Input Capacitors - Buck**

Depending on the system input power rail conditions, the aluminum electrolytic type capacitor is normally needed to provide the stable input voltage. Thus, restrict the switching frequency pulse current in a small area over the input traces for better EMC performance. The input capacitor should be able to handle the RMS current from the switching power devices.

Ceramic capacitors must be used at the VIN pin of the IC and multiple capacitors including 1µF and 0.1µF are recommended. Place these capacitors as close as possible to the IC.

### **Output Inductor - Buck**

The inductor value determines the converter's ripple current. Choosing an inductor current requires a somewhat arbitrary choice of ripple current,  $\Delta I$ . A reasonable starting point is 30% to 40% of total load current. The inductor value is calculated using Equation 18:

$$L = \frac{V_{IN} - V_{OUT}}{f_{SW} \times \Delta I} \times \frac{V_{OUT}}{V_{IN}}$$
 (EQ. 18)

Increasing the value of inductance reduces the ripple current and therefore the ripple voltage. However, the larger inductance value may reduce the converter's response time to a load transient.

The inductor current rating should not saturate in overcurrent conditions.

### **Low-Side Power MOSFET**

In a synchronous buck application, a power N MOSFET is needed as the synchronous low-side MOSFET and a good one should have low Qgd, low  $r_{DS(ON)}$ , and small Rg (Rg\_typ < 1.5 $\Omega$  recommended). The Vgth\_min is recommended to be 1.2V or higher. A good example is SQS462EN.

Add a 5.1k or smaller value resistor to connect LGATE to ground to avoid false turn-on of the LGATE caused by coupling noise.

## **Output Voltage Feedback Resistor Divider**

The output voltage can be programmed down to 0.8V by a resistor divider from  $V_{OUT}$  to FB according to Equation 19.

$$V_{OUT} = 0.8 \bullet \left( 1 + \frac{R_{UP}}{R_{LOW}} \right)$$
 (EQ. 19)

In an application requiring low input quiescent current, use large resistors for the divider. Generally, a resistor value of 10k to 300k can be used for the upper resistor.

### **Boost Inductor (2-Stage Boost Buck)**

Besides the need to sustain the current ripple to be within a certain range (30% to 50%), the boost inductor current at its soft-start is a more important perspective to be considered in selection of the boost inductor. Each time the boost starts up, there is a fixed 500µs soft-start time when the duty cycle increases linearly from t<sub>MIN(ON)</sub>\*f<sub>SW</sub> to ~50%. Before and after boost start-up, the boost output voltage jumps from VIN BOOST to voltage (V<sub>IN BOOST</sub> + V<sub>OUT BUCK</sub>). The design target in boost soft-start is to ensure the boost input current is sustained to a minimum but is able to charge the boost output voltage to have a voltage step equaling to V<sub>OUT</sub> BUCK. A large inductor prevents the inductor current from increasing and is not high enough to be able to charge the output capacitor to the final steady state value  $(V_{\mbox{\footnotesize{IN\_BOOST}}} + V_{\mbox{\footnotesize{OUT\_BUCK}}})$  within 500µs. A 6.8µH inductor is a good starting point for its selection in design. Check the boost inductor current at start-up with an oscilloscope to ensure it is under an acceptable range. It is suggested to run the iSim model (use the ISL85403 iSim model) to assist in the proper inductor value.

### **Boost Output Capacitor (2-Stage Boost Buck)**

Based on the same theory in boost start-up, a large capacitor at boost output causes high inrush current at boost PWM start-up.  $22\mu F$  is a good choice for applications with a buck output voltage less than 10V. Also some minimum amount of capacitance has to be used in boost output to keep the system stable. Renesas recommends running the <u>iSim model</u> to assist in designing the proper capacitor value.



# **Loop Compensation Design - Buck**

The ISL85403 uses constant frequency peak current mode control architecture to achieve fast loop transient response. An accurate current sensing pilot device in parallel with the upper MOSFET is used for peak current control signal and overcurrent protection. The inductor is not considered a state variable because its peak current is constant and the system becomes a single order system. It is much easier to design the compensator to stabilize the loop compared with voltage mode control. Peak current mode control has an inherent input voltage feed-forward function to achieve good line regulation. Figure 32 shows the small signal model of a buck regulator.



FIGURE 32. SMALL SIGNAL MODEL OF BUCK REGULATOR

# **PWM Comparator Gain F<sub>m</sub>**

The PWM comparator gain,  $F_m$ , for peak current mode control is given by Equation 20:

$$F_{m} = \frac{\hat{d}}{\hat{v}_{comp}} = \frac{1}{(S_{e} + S_{n})T_{s}}$$
 (EQ. 20)

where  $S_e$  is the slew rate of the slope compensation and  $S_n$  is given by Equation 21:

$$S_n = R_t \frac{V_{in} - V_0}{L_p}$$
 (EQ. 21)

where Rt is the gain of the current amplifier.

## **Current Sampling Transfer Function He(S)**

In a current loop, the current signal is sampled every switching cycle. It has the following transfer function in <u>Equation 22</u>:

$$H_e(S) = \frac{S^2}{\omega_n^2} + \frac{S}{\omega_n Q_n} + 1$$
 (EQ. 22)

where  $\textbf{Q}_n$  and  $\boldsymbol{\omega}_n$  are given by  $\quad \textbf{Q}_n = -\frac{2}{\pi}, \, \boldsymbol{\omega}_n = \, \pi f_{SW}$ 

### **Power Stage Transfer Functions**

Transfer function F<sub>1</sub>(S) from control to output voltage is:

$$F_{1}(S) = \frac{\hat{v}_{0}}{\hat{d}} = V_{in} \frac{1 + \frac{S}{\omega_{esr}}}{\frac{S^{2}}{\omega_{0}^{2}} + \frac{S}{\omega_{0}Q_{p}} + 1}$$
 (EQ. 23)

where:,

$$\omega_{\text{esr}} = \frac{1}{R_c C_o}, Q_p \approx R_o \sqrt{\frac{C_o}{L_p}}, \omega_o = \frac{1}{\sqrt{L_p C_o}}$$

Transfer function  $F_2(S)$  from control to inductor current is given by Equation 24:

$$F_{2}(S) = \frac{\hat{I}_{o}}{\hat{d}} = \frac{V_{in}}{R_{o} + R_{LP}} \frac{1 + \frac{S}{\omega_{z}}}{\frac{S^{2}}{\omega_{o}^{2}} + \frac{S}{\omega_{o}Q_{p}} + 1}$$
 (EQ. 24)

where  $\omega_z = \frac{1}{R_0 C_0}$ .

Current loop gain T<sub>i</sub>(S) is expressed as Equation 25:

$$T_i(S) = R_i F_m F_2(S) H_e(S)$$
 (EQ. 25)

The voltage loop gain with open current loop is expressed in Equation 26:

$$T_{v}(S) = KF_{m}F_{1}(S)A_{v}(S)$$
 (EQ. 26)

The Voltage loop gain with current loop closed is given by Equation 27:

$$L_{v}(S) = \frac{T_{v}(S)}{1 + T_{i}(S)}$$
 (EQ. 27)

If  $T_i(S) >> 1$ , then Equation 27 can be simplified as Equation 28:

$$L_{v}(S) = \frac{R_{o} + R_{LP}}{R_{t}} \frac{1 + \frac{S}{\omega_{esr}} A_{v}(S)}{1 + \frac{S}{\omega_{p}} H_{e}(S)}, \ \omega_{p} \approx \frac{1}{R_{o}C_{o}}$$
 (EQ. 28)

Equation 28 shows that the system is a single order system. Therefore, a simple type II compensator can be easily used to stabilize the system. A type III compensator is needed to expand the bandwidth for current mode control in some cases.

A compensator with two zeros and one pole is recommended for this part, as shown in Figure 33.



FIGURE 33. TYPE III COMPENSATOR

Its transfer function is expressed as Equation 29:

$$A_{v}(S) = \frac{\hat{v}_{comp}}{\hat{v}_{O}} = \frac{1}{SR_{1}C_{1}} \frac{\left(1 + \frac{S}{\omega_{cz1}}\right)\left(1 + \frac{S}{\omega_{cz2}}\right)}{\left(1 + \frac{S}{\omega_{cp}}\right)}$$
(EQ. 29)

where:

$$\omega_{\text{cz1}} = \frac{1}{\text{R}_2\text{C}_1}, \ \omega_{\text{cz2}} = \frac{1}{(\text{R}_1 + \text{R}_3)\text{C}_3}, \omega_{\text{cp}} = \frac{1}{\text{R}_3\text{C}_3}$$

Compensator design goal:

Loop bandwidth  $f_c$ :  $(\frac{1}{4}to\frac{1}{10})f_{SW}$ 

Gain margin: >10dB

Phase margin: 45°

The compensator design procedure is as follows:

1. Position  $\omega_{CZ2}$  and  $\omega_{CP}$  to derive R<sub>3</sub> and C<sub>3</sub>. Put the compensator zero  $\omega_{CZ2}$  at (1 to 3)/(R<sub>0</sub>C<sub>0</sub>)

$$\omega_{\text{CZ2}} = \frac{3}{R_{\text{o}}C_{\text{o}}} \tag{EQ. 30}$$

Put the compensator pole  $\ensuremath{\omega_{CP}}$  at ESR zero or 0.35 to 0.5 times of switching frequency, whichever is lower. In an all-ceramic-cap design, the ESR zero is normally higher than half of the switching frequency.  $R_3$  and  $C_3$  can be derived as follows:

Case A: ESR zero  $\frac{1}{2\pi R_c C_o}$  less than (0.35 to 0.5) f<sub>SW</sub>

$$C_3 = \frac{R_0 C_0 - 3R_0 C_0}{3R_4}$$
 (EQ. 31)

$$R_3 = \frac{3R_cR_1}{R_o - 3R_c} \tag{EQ. 32}$$

Case B: ESR zero  $\frac{1}{2\pi R_c C_o}$  larger than (0.35 to 0.5) f<sub>SW</sub>

$$C_{3} = \frac{0.33R_{o}C_{o}f_{SW} - 0.46}{f_{SW}R_{1}}$$
 (EQ. 33)

$$R_3 = \frac{R_1}{0.73R_oC_of_s - 1}$$
 (EQ. 34)

2. Derive R2 and C1.

The loop gain  $L_V(S)$  at crossover frequency of  $f_C$  has unity gain. Therefore,  $C_1$  is determined by Equation 35.

$$C_{1} = \frac{(R_{1} + R_{3})C_{3}}{2\pi f_{c}R_{t}R_{1}C_{o}}$$
 (EQ. 35)

The compensator zero  $\ensuremath{\omega_{\text{CZ1}}}$  can boost the phase margin and bandwidth. To put  $\ensuremath{\omega_{\text{CZ1}}}$  at two times of crossover frequency  $f_c$  is a good starting point. It can be adjusted according to the specific design.  $R_1$  can be derived from Equation 36.

$$R_2 = \frac{1}{4\pi f_c C_1} \tag{EQ. 36}$$

Example:  $V_{IN}$  = 12V,  $V_{o}$  = 5V,  $I_{o}$  = 2A,  $f_{SW}$  = 500kHz,  $C_{o}$  = 60 $\mu$ F/3m $\Omega$ , L = 10 $\mu$ H,  $R_{t}$  = 0.20V/A,  $f_{c}$  = 50kHz,  $R_{1}$  = 105k,  $R_{BIAS}$  = 20k $\Omega$ .

Select the crossover frequency to be 35kHz. Because the output capacitors are all ceramic, use Equations 33 and 34 to derive  $R_3$  to be 20k and  $C_3$  to be 470pF.

Then use Equations 35 and 36 to calculate  $C_1$  to be 180pF and  $R_2$  to be 12.7k. Select 150pF for  $C_1$  and 15k for  $R_2$ .

There is approximately 30pF parasitic capacitance between COMP to FB pins that contributes to a high frequency pole. Any extra external capacitor is not recommended between COMP and FR

Figure 34 shows the simulated Bode plot of the loop. It has 26kHz loop bandwidth with 70° phase margin and -28 dB gain margin.

Note in applications where the PFM mode is required especially when type III compensation network is used, the value of the capacitor between the COMP pin and the FB pin (not the capacitor in series with the resistor between COMP and FB) should be minimal to reduce the noise coupling for proper PFM operation. No external capacitor between COMP and FB is recommended for PFM applications.

In PFM mode operations, an RC filter from FB to ground (R in series with C, connecting from FB to ground) can help reduce the noise effects injected to FB pin. The recommended values for the filter are  $499\Omega$  to 1k for the R and 470pF for the C.



# Loop Compensation Design for 2-Stage Boost Buck and Single-Stage Buck Boost

For 2-stage boost buck and single-stage non-inverting buck boost configurations, it is highly recommended to use the <u>iSim model</u> to evaluate the loop bandwidth and phase margin.





FIGURE 34. SIMULATED LOOP BODE PLOT

# **Layout Suggestions**

- Place the input ceramic capacitors as close as possible to the IC VIN pin and power ground connecting to the power MOSFET or diode. Keep this loop (input ceramic capacitor, IC VIN pin and MOSFET/diode) as small as possible to achieve the fewest voltage spikes induced by the trace parasitic inductance.
- 2. Place the input aluminum capacitors as close as possible to the IC VIN pin.
- Keep the phase node copper area small but large enough to handle the load current.
- 4. Place the output ceramic and aluminum capacitors close to the power stage components as well.
- Place vias (≥9) in the bottom pad of the IC. Place the bottom pad in the ground copper plane with an area as large as possible in multiple layers to effectively reduce the thermal impedance.
- 6. Place the 4.7μF ceramic decoupling capacitor at the VCC pin (the closest place to the IC). Put multiple vias (≥3) close to the ground pad of this capacitor.
- 7. Keep the bootstrap capacitor close to the IC.
- Keep the LGATE drive trace as short as possible and try to avoid using vias in the LGATE drive path to achieve the lowest impedance.
- Place the positive voltage sense trace close to the place that is strictly regulated.
- 10. Place all the peripheral control components close to the IC.



FIGURE 35. PCB VIA PATTERN

# **Revision History**

The revision history provided is for informational purposes only and is believed to be accurate, but not warranted. Please go to web to make sure you have the latest revision.

| DATE           | REVISION | CHANGE                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|----------------|----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Sep 28, 2020   | 4.00     | Updated the AUXVCC pin description by changing 3V to 4.5V. Updated the AUXVCC Input Voltage Range minimum specification from 3V to 4.5V. Updated Recommended Operating Condition for AUXVCC. Updated AUXVCC Switchover section.                                                                                                                                                                                                                                                                                             |
| Aug 8, 2019    | 3.00     | Updated first sentence in PWM Control section on page 14. Updated second paragraph in PFM Mode Operation section on page 14.                                                                                                                                                                                                                                                                                                                                                                                                |
| Mar 11, 2019   | 2.00     | Updated Releated literature section. Updated order of datasheet. Updated ordering information table by updating Note 1, adding tape and reel versions and column. Updated PFM Mode Operation section by adding last paragraph. Updated Output Voltage section by adding last paragraph. Removed About Intersil section. Updated Disclaimer.                                                                                                                                                                                 |
| March 13, 2015 | 1.00     | Changed the max input Voltage (Vin) from 36V to 40V on the following pages:  On page 1: In the description and features sections  On page 6: V <sub>IN</sub> pin description  On page 7: Recommended operating conditions for V <sub>IN</sub> On page 15: Application description for the "Input Voltage" section  On page 1, added "Related Literature" section.  On page 5, added ISL85403EVAL2Z to the Ordering Information table.  Replaced Figures 9 and 10.  Removed Figures 10 and 11 and the references on page 15. |
| March 12, 2014 | 0.00     | Initial Release                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |

# **Package Outline Drawing**

L20.4x4C 20 LEAD QUAD FLAT NO-LEAD PLASTIC PACKAGE Rev 0, 11/06



TOP VIEW



TYPICAL RECOMMENDED LAND PATTERN

For the most recent package outline drawing, see <u>L20.4x4C</u>.



**BOTTOM VIEW** 





DETAIL "X"

### NOTES:

- Dimensions are in millimeters.
   Dimensions in ( ) for Reference Only.
- 2. Dimensioning and tolerancing conform to AMSE Y14.5m-1994.
- 3. Unless otherwise specified, tolerance : Decimal  $\pm 0.05$
- 4. Dimension b applies to the metallized terminal and is measured between 0.15mm and 0.30mm from the terminal tip.
- 5. Tiebar shown (if present) is a non-functional feature.
- 6. The configuration of the pin #1 identifier is optional, but must be located within the zone indicated. The pin #1 indentifier may be either a mold or mark feature.

### **IMPORTANT NOTICE AND DISCLAIMER**

RENESAS ELECTRONICS CORPORATION AND ITS SUBSIDIARIES ("RENESAS") PROVIDES TECHNICAL SPECIFICATIONS AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS OR IMPLIED, INCLUDING, WITHOUT LIMITATION, ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for developers skilled in the art designing with Renesas products. You are solely responsible for (1) selecting the appropriate products for your application, (2) designing, validating, and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. Renesas grants you permission to use these resources only for development of an application that uses Renesas products. Other reproduction or use of these resources is strictly prohibited. No license is granted to any other Renesas intellectual property or to any third party intellectual property. Renesas disclaims responsibility for, and you will fully indemnify Renesas and its representatives against, any claims, damages, costs, losses, or liabilities arising out of your use of these resources. Renesas' products are provided only subject to Renesas' Terms and Conditions of Sale or other applicable terms agreed to in writing. No use of any Renesas resources expands or otherwise alters any applicable warranties or warranty disclaimers for these products.

(Rev.1.0 Mar 2020)

## **Corporate Headquarters**

TOYOSU FORESIA, 3-2-24 Toyosu, Koto-ku, Tokyo 135-0061, Japan www.renesas.com

## **Trademarks**

Renesas and the Renesas logo are trademarks of Renesas Electronics Corporation. All trademarks and registered trademarks are the property of their respective owners.

### **Contact Information**

For further information on a product, technology, the most up-to-date version of a document, or your nearest sales office, please visit:

www.renesas.com/contact/