

# **MP1474S** High-Efficiency, 2A, 16V, 500kHz Synchronous, Step-Down Converter

The Future of Analog IC Technology

# DESCRIPTION

The MP1474S is a high-frequency, synchronous, rectified, step-down, switch-mode converter with built-in power MOSFETs. It offers a compact solution to achieve a 2A continuous output current with excellent load and line regulation over a wide input-supply range. The MP1474S has synchronous-mode operation for higher efficiency over the output current-load range.

Current-mode operation provides fast, transient response and eases loop stabilization.

Full protection features include over-current protection (OCP) and thermal shutdown (TSD).

The MP1474S requires a minimal number of readily available, standard, external components and is available in a space-saving 8-pin TSOT23 package.

# FEATURES

- Wide 4.5V to 16V Operating-Input Range
- 150m $\Omega$ /70m $\Omega$  Low R<sub>DS(ON)</sub> Internal Power MOSFETs
- High-Efficiency Synchronous-Mode
   Operation
- Fixed 500kHz Switching Frequency
- Synchronizes from a 300kHz to 2MHz External Clock
- Power-Save Mode at Light Load
- Internal Soft-Start
- Power Good Indicator
- Over-Current Protection and Hiccup
- Thermal Shutdown
- Output Adjustable from 0.8V
- Available in a 8-pin TSOT-23 Package

### **APPLICATIONS**

- Notebook Systems and I/O Power
- Digital Set-Top Boxes
- Flat-Panel Television and Monitors
- Distributed Power Systems

All MPS parts are lead-free and adhere to the RoHS directive. For MPS green status, please visit MPS website under Quality Assurance. "MPS" and "The Future of Analog IC Technology" are Registered Trademarks of Monolithic Power Systems, Inc.

# TYPICAL APPLICATION



### Efficiency vs. Load Current



www.MonolithicPower.com MPS Proprietary Information. Patent Protected. Unauthorized Photocopy and Duplication Prohibited. © 2015 MPS. All Rights Reserved.



### **ORDERING INFORMATION**

| Part Number* | Package  | Top Marking |
|--------------|----------|-------------|
| MP1474SGJ    | TSOT23-8 | See Below   |

\* For Tape & Reel, add suffix -Z (e.g. MP1474SGJ-Z).

## **TOP MARKING** ALDY

ALD: product code of MP1474SGJ; Y: year code;



### PACKAGE REFERENCE

### ABSOLUTE MAXIMUM RATINGS (1)

| Recommended Operatir       | ng Conditions <sup>(4)</sup>               |
|----------------------------|--------------------------------------------|
| Storage Temperature        | 65°C to 150°C                              |
| Lead Temperature           | 260°C                                      |
| Junction Temperature       | 150°C                                      |
|                            | 1.25W                                      |
| Continuous Power Dissipati | on (T <sub>A</sub> = +25°C) <sup>(3)</sup> |
| All Other Pins             |                                            |
| V <sub>BST</sub>           | V <sub>SW</sub> +6V                        |
| -0.3V (-5V for <10ns) to   | 17V (19V for <10ns)                        |
| V <sub>SW</sub>            |                                            |
| V <sub>IN</sub>            |                                            |

### 

## Thermal Resistance $^{(5)}$ $\theta_{JA}$ $\theta_{JC}$

TSOT23-8 ..... 100 ..... 55 ... °C/W

#### Notes:

- 1) Exceeding these ratings may damage the device.
- 2) About the details of EN/SYNC pin's ABS MAX rating, please refer to Page 12, Enable/SYNC control section.
- 3) The maximum allowable power dissipation is a function of the maximum junction temperature T<sub>J</sub> (MAX), the junction-toambient thermal resistance  $\theta_{JA}$ , and the ambient temperature T<sub>A</sub>. The maximum allowable continuous power dissipation at any ambient temperature is calculated by P<sub>D</sub> (MAX) = (T<sub>J</sub> (MAX)-T<sub>A</sub>)/ $\theta_{JA}$ . Exceeding the maximum allowable power dissipation will cause excessive die temperature, and the regulator will go into thermal shutdown. Internal thermal shutdown circuitry protects the device from permanent damage.
- 4) The device is not guaranteed to function outside of its operating conditions.
- 5) Measured on JESD51-7, 4-layer PCB.

### **ELECTRICAL CHARACTERISTICS**

V<sub>IN</sub> = 12V, T<sub>J</sub> = -40°C to +125°C, unless otherwise noted. Typical value is tested at T<sub>J</sub>=+25°C

| Parameter                                         | Symbol                  | Condition                                                    | Min | Тур  | Max  | Units           |
|---------------------------------------------------|-------------------------|--------------------------------------------------------------|-----|------|------|-----------------|
| Supply Current (Shutdown)                         | I <sub>IN</sub>         | V <sub>EN</sub> = 0V                                         |     | 2    |      | μA              |
| Supply Current (Quiescent)                        | l <sub>q</sub>          | V <sub>EN</sub> = 2V, V <sub>FB</sub> = 1V                   |     | 0.5  | 1    | mA              |
| HS Switch-On Resistance                           | HS <sub>RDS-ON</sub>    | V <sub>BST-SW</sub> =5V                                      |     | 150  |      | mΩ              |
| LS Switch-On Resistance                           | LS <sub>RDS-ON</sub>    | V <sub>CC</sub> =5V                                          |     | 70   |      | mΩ              |
| Switch Leakage                                    | SW <sub>LKG</sub>       | V <sub>EN</sub> = 0V, V <sub>SW</sub> =12V or 0V             |     |      | 1    | μA              |
| Current Limit (6)                                 | I <sub>LIMIT</sub>      | Under 40% Duty Cycle                                         | 3   |      |      | А               |
| Oppillator Fraguenov                              |                         | λ( −0.75)( T <sub>J</sub> =+25°C                             | 410 | 500  | 630  | kHz             |
| Oscillator Frequency                              | f <sub>SW</sub>         | $V_{FB}=0.75V$ $T_{J}=-40^{\circ}C \text{ to }+125^{\circ}C$ | 350 |      | 650  | kHz             |
| Foldback Frequency                                | f <sub>FB</sub>         | V <sub>FB</sub> <400mV                                       |     | 0.5  |      | f <sub>SW</sub> |
| Maximum Duty Cycle                                | D <sub>MAX</sub>        | V <sub>FB</sub> =700mV                                       | 90  | 95   |      | %               |
| Minimum On Time <sup>(6)</sup>                    | T <sub>ON-MIN</sub>     |                                                              |     | 40   |      | ns              |
| Sync Frequency Range                              | f <sub>SYNC</sub>       |                                                              | 0.3 |      | 2    | MHz             |
|                                                   |                         | T <sub>J</sub> =25°C                                         | 791 | 807  | 823  | mV              |
| Feedback Voltage                                  | V <sub>FB</sub>         | -40°C <t<sub>J&lt;+125°C<sup>(7)</sup></t<sub>               | 787 | 807  | 827  |                 |
| Feedback Current                                  | I <sub>FB</sub>         | V <sub>FB</sub> =830mV                                       |     | 10   | 50   | nA              |
| EN Rising Threshold                               | V <sub>EN-RISING</sub>  |                                                              | 1   | 1.4  | 1.75 | V               |
| EN Falling Threshold                              | $V_{\text{EN-FALLING}}$ |                                                              | 0.9 | 1.25 | 1.6  | V               |
| EN Input Current                                  | I <sub>EN</sub>         | V <sub>EN</sub> =2V                                          |     | 2    |      | μA              |
| ·                                                 | 2.4                     | V <sub>EN</sub> =0                                           |     | 0    |      | μA              |
| EN Turn-Off Delay                                 | EN <sub>td-off</sub>    |                                                              |     | 8    |      | μs              |
| Power-Good Rising Threshold                       | PG <sub>vth-Hi</sub>    |                                                              |     | 0.9  |      | V <sub>FB</sub> |
| Power-Good Falling Threshold                      | $PG_{vth-Lo}$           |                                                              |     | 0.85 |      | V <sub>FB</sub> |
| Power-Good Delay                                  | $PG_{Td}$               |                                                              |     | 0.6  |      | ms              |
| Power-Good Sink-Current<br>Capability             | V <sub>PG</sub>         | Sink 2mA                                                     |     |      | 0.4  | V               |
| Power-Good Leakage Current                        | I <sub>PG-LEAK</sub>    |                                                              |     |      | 1    | μA              |
| VIN Under-Voltage Lockout<br>Threshold—Rising     | INUV <sub>Vth</sub>     |                                                              | 3.6 | 3.9  | 4.3  | V               |
| VIN Under-Voltage Lockout<br>Threshold—Hysteresis | INUV <sub>HYS</sub>     |                                                              |     | 700  |      | mV              |
| VCC Regulator                                     | V <sub>cc</sub>         |                                                              | 1   | 5    |      | V               |
| VCC Load Regulation                               |                         | I <sub>cc</sub> =5mA                                         | 1   | 2    |      | %               |
| Soft-Start Period                                 | T <sub>SS</sub>         | Vo from 10% to 90%                                           | 1   | 1.2  |      | ms              |
| Thermal Shutdown <sup>(6)</sup>                   | T <sub>SD</sub>         |                                                              | 1   | 150  |      | °C              |
| Thermal Hysteresis <sup>(6)</sup>                 | T <sub>SD HYS</sub>     |                                                              |     | 20   |      | °C              |

Notes:

6) Guaranteed by design.

7) Not tested in production; guaranteed by over-temperature correlation.

# **TYPICAL CHARACTERISTICS**

Performance waveforms are tested on the evaluation board of the Design Example section.  $V_{IN}$  = 12V,  $V_{OUT}$  = 3.3V, L=5.5µH, T<sub>A</sub> = 25°C, unless otherwise noted.



www.MonolithicPower.com MPS Proprietary Information. Patent Protected. Unauthorized Photocopy and Duplication Prohibited. © 2015 MPS. All Rights Reserved.

## **TYPICAL PERFORMANCE CHARACTERISTICS** (continued)

Performance waveforms are tested on the evaluation board of the Design Example section.  $V_{IN}$  = 12V,  $V_{OUT}$  = 3.3V, L=5.5µH, T<sub>A</sub> = 25°C, unless otherwise noted.



# TYPICAL PERFORMANCE CHARACTERISTICS (continued)

Performance waveforms are tested on the evaluation board of the Design Example section.  $V_{IN}$  = 12V,  $V_{OUT}$  = 3.3V, L=5.5µH, T<sub>A</sub> = 25°C, unless otherwise noted.



www.MonolithicPower.com MPS Proprietary Information. Patent Protected. Unauthorized Photocopy and Duplication Prohibited. © 2015 MPS. All Rights Reserved.

# TYPICAL PERFORMANCE CHARACTERISTICS (continued)

Performance waveforms are tested on the evaluation board of the Design Example section.  $V_{IN}$  = 12V,  $V_{OUT}$  = 3.3V, L=5.5µH, T<sub>A</sub> = 25°C, unless otherwise noted.



## **PIN FUNCTIONS**

| Package<br>Pin # | Name    | Description                                                                                                                                                                                                                                                                                                                                                                        |  |
|------------------|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 1                | PG      | Power Good Indicator. PG is the open drain of the internal MOSFET. Connect PG to VCC (or another voltage source) through a resistor (e.g. 100k). When the FB voltage reaches 90% of the REF voltage, PG is pulled high (after a 0.6ms delay). After the FB voltage drops to 85% of the REF voltage, PG is pulled low.                                                              |  |
| 2                | IN      | Supply Voltage. IN supplies power to the internal MOSFET and regulator. The MP1474S operates from a +4.5V to +16V input rail; it requires a low ESR and low-inductance capacitor (C1) to decouple the input rail. Place the input capacitor very close to PG and connect it with wide PCB traces and multiple vias.                                                                |  |
| 3                | SW      | Switch Output. Connect SW to the inductor and bootstrap capacitor. SW is driven up to $V_{IN}$ by the high-side switch during the PWM duty cycle on-time. The inductor current drives SW negative during the off-time. The on resistance of the low-side switch and the internal body diode fixes the negative voltage. Connect using wide PCB traces and multiple vias.           |  |
| 4                | GND     | System Ground. Reference ground of the regulated output voltage. PCB layout requires extra care (see recommended "PCB Layout Guidelines" on page 16). For best results, connect to GND with copper and vias.                                                                                                                                                                       |  |
| 5                | BST     | Bootstrap. BST requires a capacitor connected between SW and BST to form a floating supply across the high-side switch driver.                                                                                                                                                                                                                                                     |  |
| 6                | EN/SYNC | Enable/Synchronize. EN/SYNC=high to enable the MP1474S. Apply an external clock to change the switching frequency. For automatic start-up, connect EN/SYNC to $V_{IN}$ with a 100k $\Omega$ resistor.                                                                                                                                                                              |  |
| 7                | VCC     | Internal 5V LDO Output. VCC powers the driver and control circuits. Decouple with a $0.1\mu$ F to $0.22\mu$ F capacitor. Do NOT use a capacitor $\ge 0.22\mu$ F.                                                                                                                                                                                                                   |  |
| 8                | FB      | Feedback. Connect FB to the tap of an external resistor divider from the output to GND to set the output voltage. To prevent current-limit runaway during a short-circuit fault, the frequency foldback comparator lowers the oscillator frequency when the FB voltage is below 400mV. Place the resistor divider as close to FB as possible. Avoid placing vias on the FB traces. |  |

FUNCTIONAL BLOCK DIAGRAM



Figure 1. Functional Block Diagram

### **OPERATION**

The MP1474S is a high-frequency, synchronous, rectified, step-down, switch-mode converter with built-in power MOSFETs. It offers a compact solution that achieves a 2A continuous output current with excellent load and line regulation over a 4.5V to 16V input-supply range.

The MP1474S has three working modes: advanced asynchronous modulation (AAM) mode, discontinuous conduction mode (DCM), and continuous conduction mode (CCM). The load current increases as the device operates from AAM mode to DCM to CCM.

### **AAM Control Operation**

In a light-load condition, MP1474S works in advanced asynchronous modulation (AAM) mode (see Figure 2). The V<sub>AAM</sub> is an internally fixed voltage when input and output voltages are fixed.  $V_{COMP}$  is the error amplifier output (which represents the peak inductor-current information). When  $V_{COMP}$  is lower than  $V_{AAM}$ , the internal clock is blocked. This causes the MP1474S to skip pulses, achieving the light-load power save. Refer to AN032 for additional details.

The internal clock re-sets every time  $V_{COMP}$  is higher than  $V_{AAM}$ . At the same time, the high-side MOSFET (HS-FET) turns on and remains on until  $V_{ILsense}$  reaches the value set by  $V_{COMP}$ .

The light-load feature in this device is optimized for 12V input applications.



Figure 2. Simplified AAM Control Logic

### **DCM** Control Operation

The  $V_{COMP}$  voltage ramps up as the output current increases. When its minimum value exceeds  $V_{AAM}$ , the device enters discontinuous conduction mode (DCM). In DCM, the internal clock initiates the PWM cycle, the

HS-FET turns on and remains on until V<sub>ILsense</sub> reaches the value set by V<sub>COMP</sub> (after a period of

dead time), and the low-side MOSFET (LS-FET) turns on and remains on until the inductor-current value decreases to zero. The device repeats the same operation in every clock cycle to regulate the output voltage (see Figure 3).



Figure 3. DCM Control Operation

### **CCM** Control Operation

The device enters continuous conduction mode (CCM) from DCM once the inductor current no longer drops to zero in a clock cycle. In CCM, the internal clock initiates the PWM cycle, the HS-FET turns on and remains on until  $V_{ILsense}$  reaches the value set by  $V_{COMP}$  (after a period of dead time), and the LS-FET turns on and remains on until the next clock cycle begins. The device repeats the same operation in every clock cycle to regulate the output voltage.

If  $V_{\text{ILsense}}$  does not reach the value set by  $V_{\text{COMP}}$  within 95% of one PWM period, the HS-FET is forced off.

### **Internal Regulator**

A 5V internal regulator powers most of the internal circuitries. This regulator is supplied by  $V_{IN}$  and operates in the full  $V_{IN}$  range. When  $V_{IN}$  exceeds 5V, the output of the regulator is in full regulation. When  $V_{IN}$  is less than 5V, the output decreases, and the device requires a 0.1µF ceramic decoupling capacitor.

### **Error Amplifier (EA)**

The error amplifier compares the FB voltage to the internal 0.807V reference ( $V_{REF}$ ) and outputs a current proportional to the difference between the two. This output current then charges or discharges the internal compensation network to form the COMP voltage, which controls the

power MOSFET current. The optimized, internal compensation network minimizes the external component count and simplifies the control loop design.

### **Enable/SYNC Control**

EN/SYNC is a digital control pin that turns the regulator on and off. Drive EN/SYNC high to turn on the regulator; drive EN/SYNC low to turn off the regulator. An internal  $1M\Omega$  resistor from EN/SYNC to GND allows EN/SYNC to be floated to shut down the chip.

EN/SYNC is clamped internally using a 6.5V series-Zener-diode (see Figure 4). Connecting EN/SYNC through a pull-up resistor to the voltage on IN limits the EN/SYNC input current to less than  $100\mu$ A.

For example, with 12V connected to IN,  $R_{PULLUP} \ge (12V - 6.5V) \div 100\mu A = 55k\Omega$ .

Connecting EN/SYNC directly to a voltage source without a pull-up resistor requires limiting the amplitude of the voltage source to  $\leq 6V$  to prevent damage to the Zener diode.



### Figure 4. 6.5V Zener Diode Connection

For external clock synchronization, connect a clock with a frequency range between 300kHz and 2MHz. The internal clock rising edge synchronizes with the external clock rising edge. Select an external clock signal with a pulse width less than  $1.7\mu$ s.

### Under-Voltage Lockout (UVLO)

The MP1474S has under-voltage lockout protection (UVLO). When the VCC voltage exceeds the UVLO rising threshold voltage, the device begins to power up. It shuts off when the VCC voltage drops below the UVLO falling threshold voltage. This is non-latch protection.

The MP1474S is disabled when the input voltage falls below 3.2V. If an application requires a higher under-voltage lockout (UVLO) threshold, use EN/SYNC to adjust the input voltage UVLO by using two external resistors (see Figure 5). For best results, set the UVLO falling threshold

(VSTOP) above 4.5V using the enable resistors. Set the rising threshold (VSTART) to provide enough hysteresis to allow for input-supply variations.



Figure 5. Adjustable UVLO

### **Internal Soft-Start**

The soft-start prevents the converter output voltage from overshooting during start-up. When the chip starts up, the internal circuitry generates a soft-start voltage ( $V_{SS}$ ) that ramps up from 0V to 1.2V. When  $V_{SS}$  is less than  $V_{REF}$ , the error amplifier uses  $V_{SS}$  as the reference. When  $V_{SS}$  exceeds  $V_{REF}$ , the error amplifier uses  $V_{REF}$ , the error amplifier uses  $V_{REF}$  as the reference. The SS time is set internally to 1.2ms.

### **Pre-Bias Start-Up**

The MP1474S is designed for a monotonic startup into pre-biased loads. If the output is prebiased to a certain voltage during start-up, the BST voltage is refreshed and charged. Also, the voltage on the soft-start capacitor is charged. If BST voltage exceeds its rising threshold voltage, and the soft-start capacitor voltage exceeds the sensed-output voltage at FB, the device starts to operate normally.

### Power Good Indicator (PG)

MP1474S has an open-drain pin as the power good indicator (PG). Pull PG up to VCC (or another external source) through a  $100k\Omega$  resistor. When V<sub>FB</sub> exceeds 90% of V<sub>REF</sub>, PG goes high (after a 0.6ms delay time). If V<sub>FB</sub> goes below 85% of V<sub>REF</sub>, an internal MOSFET pulls PG down to ground.

MPS Proprietary Information. Patent Protected. Unauthorized Photocopy and Duplication Prohibited. © 2015 MPS. All Rights Reserved.

#### **Over-Current Protection (OCP) and Hiccup**

The MP1474S has a cycle-by-cycle overcurrent limit when the inductor current peak value exceeds the set current-limit threshold. Meanwhile, the output voltage drops until V<sub>FB</sub> is below the under-voltage (UV) threshold (50% below the reference, typically). Once UV is triggered, the MP1474S enters hiccup mode to re-start the part periodically. This protection mode is useful when the output is dead-shorted to ground and greatly reduces the average short-circuit current to alleviate thermal issues and protect the regulator. The MP1474S exits hiccup mode once the over-current condition is removed.

#### Thermal Shutdown (TSD)

Thermal shutdown prevents the chip from operating at exceedingly high temperatures. When the die temperature exceeds 150°C, it shuts down the whole chip. When the temperature drops below its lower threshold, (130°C, typically), the chip is enabled again.

#### **Floating Driver and Bootstrap Charging**

An external bootstrap capacitor powers the floating power MOSFET driver. This floating driver has its own UVLO protection. The UVLO rising threshold is 2.2V with a hysteresis of 150mV. The bootstrap capacitor voltage is regulated internally by V<sub>IN</sub> through D1, M1, R3, C4, L1, and C2 (see Figure 6). If (V<sub>IN</sub>-V<sub>SW</sub>) exceeds 5V, U1 regulates M1 to maintain a 5V BST voltage across C4. It is recommended strongly to place a 20 $\Omega$  resistor between the SW and BST cap to reduce SW spike voltage.



Figure 6. Internal Bootstrap Charging Circuit

### Start-Up and Shutdown

Three events can shut down the chip:  $V_{EN/SYNC}$  low,  $V_{IN}$  low, and thermal shutdown. During the shutdown procedure, the signaling path is blocked first to avoid any fault triggering. The COMP voltage and the internal supply rail are then pulled down. The floating driver is not subject to this shutdown command.

### **APPLICATION INFORMATION**

#### Setting the Output Voltage

The external resistor divider sets the output voltage (see "Typical Application" on page 1). Choose R1 around  $40.2k\Omega$ ; R2 is then given by:

$$R2 = \frac{R1}{\frac{V_{out}}{0.807V} - 1}$$

The T-type network is highly recommended when  $V_{OUT}$  is low (see Figure 7).



Figure 7. T-Type Network

Table 1 lists the recommended T-type resistor values for common output voltages.

 Voltages<sup>(8)</sup>

| vonayes              |         |         |         |  |
|----------------------|---------|---------|---------|--|
| V <sub>OUT</sub> (V) | R1 (kΩ) | R2 (kΩ) | Rt (kΩ) |  |
| 1.0                  | 20.5    | 84.5    | 82      |  |
| 1.2                  | 30.1    | 61.9    | 82      |  |
| 1.8                  | 40.2    | 32.4    | 33      |  |
| 2.5                  | 40.2    | 19.1    | 33      |  |
| 3.3                  | 40.2    | 13      | 16      |  |
| 5                    | 40.2    | 7.68    | 16      |  |

#### Notes:

8) The recommended parameters are based on a 500kHz switching frequency; a different input voltage, output-inductor value, and output-capacitor value may affect the selection of R1, R2, and Rt. For additional component parameters, please refer to "Typical Application Circuits" on pages 17 and 18.

### Selecting the Inductor

For most applications, use a  $1\mu$ H to  $22\mu$ H inductor with a DC current rating at least 25% higher than the maximum load current. For highest efficiency, use an inductor with a DC resistance less than  $15m\Omega$ . For most designs, the inductance value is derived from the following equation:

$$L_{1} = \frac{V_{OUT} \times (V_{IN} - V_{OUT})}{V_{IN} \times \Delta I_{L} \times f_{OSC}}$$

Where  $\Delta I_{L}$  is the inductor-ripple current.

Choose the inductor-ripple current at approximately 30% of the maximum load current. The maximum inductor peak current is calculated by the following equation:

$$I_{L(MAX)} = I_{LOAD} + \frac{\Delta I_{L}}{2}$$

Use a larger inductor for improved efficiency under light-load conditions (below 100mA).

#### Selecting the Input Capacitor

The input current to the step-down converter is discontinuous, therefore it requires a capacitor to supply the AC current while maintaining the DC input voltage. Use low ESR capacitors for optimum performance. Use ceramic capacitors with X5R or X7R dielectrics for best results because of their low ESR and small temperature coefficients. For most applications, use a  $22\mu$ F capacitor.

Since C1 absorbs the input-switching current, it requires an adequate ripple-current rating. The RMS current in the input capacitor is estimated by:

$$\mathbf{I}_{C1} = \mathbf{I}_{LOAD} \times \sqrt{\frac{V_{OUT}}{V_{IN}}} \times \left(1 - \frac{V_{OUT}}{V_{IN}}\right)$$

The worst case condition occurs at  $V_{\text{IN}}$  =  $2V_{\text{OUT}},$  where:

$$I_{C1} = \frac{I_{LOAD}}{2}$$

For simplification, choose an input capacitor that has a RMS current rating greater than half of the maximum load current.

The input capacitor can be electrolytic, tantalum, or ceramic. When using electrolytic or tantalum capacitors, a small, high-quality ceramic capacitor (e.g.  $0.1\mu$ F) should be placed as close to the IC as possible. When using ceramic capacitors, ensure that they have enough capacitance to provide sufficient charge in order to prevent excessive voltage ripple at input. The input-voltage ripple caused by capacitance can be estimated as:

$$\Delta V_{\text{IN}} = \frac{I_{\text{LOAD}}}{f_{\text{S}} \times C1} \times \frac{V_{\text{OUT}}}{V_{\text{IN}}} \times \left(1 - \frac{V_{\text{OUT}}}{V_{\text{IN}}}\right)$$

### Selecting the Output Capacitor

The output capacitor (C2) maintains the DC output voltage. Use ceramic, tantalum, or low ESR electrolytic capacitors. For best results, use low ESR capacitors to keep the output-voltage ripple low. The output-voltage ripple is estimated as:

$$\Delta V_{\text{OUT}} = \frac{V_{\text{OUT}}}{f_{\text{S}} \times L_{1}} \times \left(1 - \frac{V_{\text{OUT}}}{V_{\text{IN}}}\right) \times \left(R_{\text{ESR}} + \frac{1}{8 \times f_{\text{S}} \times C2}\right)$$

Where  $L_1$  is the inductor value, and  $R_{ESR}$  is the equivalent series resistance (ESR) value of the output capacitor.

For ceramic capacitors, the capacitance dominates the impedance at the switching frequency, and the capacitance causes the majority of the output-voltage ripple. For simplification, the output-voltage ripple is estimated as:

$$\Delta V_{\text{OUT}} = \frac{V_{\text{OUT}}}{8 \times f_{\text{S}}^{2} \times L_{1} \times C2} \times \left(1 - \frac{V_{\text{OUT}}}{V_{\text{IN}}}\right)$$

For tantalum or electrolytic capacitors, the ESR dominates the impedance at the switching frequency. For simplification, the output-ripple is approximated as:

$$\Delta V_{\text{OUT}} = \frac{V_{\text{OUT}}}{f_{\text{S}} \times L_{1}} \times \left(1 - \frac{V_{\text{OUT}}}{V_{\text{IN}}}\right) \times R_{\text{ESR}}$$

The characteristics of the output capacitor affect the stability of the regulation system. The MP1474S can be optimized for a wide range of capacitance and ESR values.

### **External Bootstrap Diode**

In particular conditions, BST voltage may become insufficient (see equations below). During these conditions, an external bootstrap diode can enhance the efficiency of the regulator and avoid insufficient BST voltage at light-load PFM operation. Insufficient BST voltage is more likely to happen during either of following conditions:

- $V_{IN}$  is below 5V
- $V_{OUT}$  is 5V or 3.3V; and  $D_{uty}$  cycle is high:  $D = \frac{V_{OUT}}{V_{IN}} > 65\%$

If the BST voltage is insufficient, the outputripple voltage may become extremely large during a light-load condition. If this occurs, add an external BST diode from VCC to BST (see Figure 8).



### Figure 8. Optional External Bootstrap Diode

The recommended external BST diode is IN4148, and the BST capacitor value is  $0.1 \mu F$  to  $1 \mu F.$ 

#### PCB Layout Guidelines<sup>(9)</sup>

Efficient PCB layout is critical to achieve stable operation, especially for the placement of the VCC capacitor and input capacitor. For best results, refer to Figure 9 and the guidelines below:

- 1. Use large ground plane to connect directly to GND. If the bottom layer is ground plane, add vias near GND.
- 2. Place the VCC capacitor as close as possible to VCC and GND. The trace length of VCC to the VCC capacitor anode to the VCC capacitor cathode to GND should be as short as possible.
- 3. Place the ceramic input capacitor close to IN and GND. Keep the connection between the input capacitor and IN as short and wide as possible.
- 4. Route SW and BST away from sensitive analog areas (such as FB).
- 5. Place the T-type feedback resistor R6 close to the chip to ensure the trace connected to FB is as short as possible

#### Notes:

9) The recommended layout is based on Figure 10 in the "Typical Application circuit" section on page 17.



Top Layer



Bottom Layer

Figure 9. Recommended PCB Layout

#### **Design Example**

Table 2 shows a design example following the application guidelines for the specifications:

Table 2. Design Example

| V <sub>IN</sub>  | 12V  |
|------------------|------|
| V <sub>OUT</sub> | 3.3V |
| I <sub>OUT</sub> | 2A   |

The detailed application schematic is shown in Figure 11. The typical performance and circuit waveforms have been shown in the "Typical Performance Characteristics" section. For additional device applications, please refer to the related evaluation board datasheets.



Figure 12. 12V<sub>IN</sub>, 2.5V/2A Output



# **PACKAGE INFORMATION**



TOP VIEW

**TSOT23-8** 



#### RECOMMENDED LAND PATTERN





FRONT VIEW





DETAIL "A"

NOTE:

 ALL DIMENSIONS ARE IN MILLIMETERS.
 PACKAGE LENGTH DOES NOT INCLUDE MOLD FLASH, PROTRUSION, OR GATE BURR.
 PACKAGE WIDTH DOES NOT INCLUDE INTERLEAD FLASH OR PROTRUSION.
 LEAD COPLANARITY (BOTTOM OF LEADS AFTER FORMING) SHALL BE 0.10 MILLIMETERS MAX.
 JEDEC REFERENCE IS MO-193, VARIATION BA.
 DRAWING IS NOT TO SCALE.
 PIN 1 IS LOWER LEFT PIN WHEN READING TOP MARK FROM LEFT TO RIGHT (SEE EXAMPLE TOP MARK).

**NOTICE:** The information in this document is subject to change without notice. Users should warrant and guarantee that third party Intellectual Property rights are not infringed upon when integrating MPS products into any application. MPS will not assume any legal responsibility for any said applications.