### Discontinued



**Electronic Tuning PLL Frequency Synthesizer** for Car Stereo Systems

## CCB

LC72148V

### **Overview**

The LC72148V is a 3 V version of the LC72146 PLL frequency synthesizer that can easily implement a variety of 3 V power supply tuners, including in-car navigation system receivers based on the VICS FM multiplex system.

### **Functions**

- · High-speed programmable divider
- FMIN: 10 to 180 MHz ... Pulse swallower technique
- AMIN: 2 to 40 MHz ··· Pulse swallower technique 0.5 to 10 MHz ... Direct division technique
- IF counters
  - HCTR: 0.4 to 25 MHz ... Frequency measurement
  - LCTR: 10 to 500 kHz ··· Frequency measurement 1.0 to  $20 \times 10^3$  Hz  $\cdots$  Period measurement
- Reference frequency
  - One of 12 reference frequencies can be selected (Crystal resonator: 7.2 or 4.5 MHz) 1, 3, 5, 9, 10, 3.125, 6.25, 12.5, 25, 30, 50, and
- 100 kHz · Phase comparator
  - Provides dead zone control
  - Built-in unlock detection circuit
  - Built-in deadlock clear circuit
  - Sub-charge pump for high-speed locking
- · Built-in MOS transistor for implementing an active lowpass filter

- I/O ports: Five general-purpose I/O ports.
  - Input: 7 pins (maximum)
  - Output: 7 pins (maximum. N-channel: 4 pins, CMOS: 3 pins)
  - A clock time base signal (8 Hz) can be output.
- Serial data I/O
  - Supports communication with a controller in the CCB format.
  - Uses the same serial data as the LC72146.
- Operating ranges
  - Supply voltage: 2.7 to 3.6 V
  - Operating temperature: -40 to +85°C
- Package
- SSOP24

### Package Dimensions

unit: mm

### 3175B-SSOP24



- CCB is a trademark of SANYO ELECTRIC CO., LTD.
- CCB is SANYO's original bus format and all the bus addresses are controlled by SANYO.
- Any and all SANYO products described or contained herein do not have specifications that can handle applications that require extremely high levels of reliability, such as life-support systems, aircraft's control systems, or other applications whose failure can be reasonably expected to result in serious physical and/or material damage. Consult with your SANYO representative nearest you before using any SANYO products described or contained herein in such applications.
- SANYO assumes no responsibility for equipment failures that result from using products at values that exceed, even momentarily, rated values (such as maximum ratings, operating condition ranges, or other parameters) listed in products specifications of any and all SANYO products described or contained herein.

SANYO Electric Co., Ltd. Semiconductor Company TOKYO OFFICE Tokyo Bldg., 1-10, 1 Chome, Ueno, Taito-ku, TOKYO, 110-8534 JAPAN



CMOS IC

### **Pin Assignment**



### **Block Diagram**



### **Specifications** Absolute Maximum Ratings at $Ta = 25^{\circ}C$ , Vssd = Vssa = 0 V

| Parameter                   | Symbol                | Conditions                                             | Ratings                       | Unit |
|-----------------------------|-----------------------|--------------------------------------------------------|-------------------------------|------|
| Supply voltage              | V <sub>DD</sub> max   | V <sub>DD</sub>                                        | -0.3 to +7.0                  | V    |
|                             | V <sub>IN</sub> 1 max | CE, CL, DI                                             | -0.3 to +7.0                  | V    |
| Maximum input voltage       | V <sub>IN</sub> 2 max | XIN, FMIN, AMIN, HCTR/I-6, LCTR/I-7, AIN, I/O-4, I/O-5 | -0.3 to V <sub>DD</sub> + 0.3 | V    |
|                             | V <sub>IN</sub> 3 max | I/O-1, I/O-2, I/O-3                                    | -0.3 to +15.0                 | V    |
|                             | V <sub>O</sub> 1 max  | DO                                                     | -0.3 to +7.0                  | V    |
| Maximum output voltage      | V <sub>O</sub> 2 max  | XOUT, I/O-4, I/O-5, O-6, PD0, PD1, AIN                 | -0.3 to VDD + 0.3             | V    |
|                             | V <sub>O</sub> 3 max  | I/O-1, I/O-2, I/O-3, AOUT, O-7                         | -0.3 to +15.0                 | V    |
|                             | I <sub>O</sub> 1 max  | I/O-4, I/O-5, O-6, O-7                                 | 0 to 3.0                      | mA   |
| Maximum output current      | I <sub>O</sub> 2 max  | DO, AOUT                                               | 0 to 6.0                      | mA   |
|                             | I <sub>O</sub> 3 max  | I/O-1, I/O-2, I/O-3                                    | 0 to 10                       | mA   |
| Allowable power dissipation | Pd max                | (Ta ≤ 85°C) SSOP24                                     | 140                           | mW   |
| Operating temperature       | Topr                  |                                                        | -40 to +85                    | °C   |
| Storage temperature         | Tstg                  |                                                        | -55 to +125                   | °C   |

### Allowable Operating Conditions at $Ta = 25^{\circ}C$ , Vssd = Vssa = 0 V

| Doromotor                                        | Cumhal              | Canditiona                                        |                     | Ratings |                     | Unit  |
|--------------------------------------------------|---------------------|---------------------------------------------------|---------------------|---------|---------------------|-------|
| Parameter                                        | Symbol              | Conditions                                        | min                 | typ     | max                 |       |
| Supply voltage                                   | V <sub>DD</sub> 1   | V <sub>DD</sub>                                   | 2.7                 |         | 3.6                 | V     |
| Supply voltage                                   | V <sub>DD</sub> 2   | V <sub>DD</sub> : Serial data retained            | 1.5                 |         |                     | V     |
|                                                  | V <sub>IH</sub> 1   | CE, CL, DI, I/O-1, I/O-2, I/O-3                   | 0.7 V <sub>DD</sub> |         | 6.5                 | V     |
| High-level input voltage                         | V <sub>IH</sub> 2   | I/O-4, I/O-5, HCTR/I-6, LCTR/I-7                  | 0.7 V <sub>DD</sub> |         | V <sub>DD</sub>     | V     |
|                                                  | V <sub>IH</sub> 3   | LCTR/I-7: Pulse waveform                          | 0.7 V <sub>DD</sub> |         | V <sub>DD</sub>     | V     |
| Low-level input voltage                          | V <sub>IL</sub> 1   | CE, CL, DI, I/O-1 to I/O-5,<br>HCTR/I-6, LCTR/I-7 | 0                   |         | 0.3 V <sub>DD</sub> | V     |
|                                                  | V <sub>IL</sub> 2   | LCTR/I-7: Pulse waveform                          | 0                   |         | 0.3 V <sub>DD</sub> | V     |
| Output valtage                                   | V <sub>O</sub> 1    | DO                                                | 0                   |         | 6.5                 | V     |
| Output voltage                                   | V <sub>O</sub> 2    | I/O-1, I/O-2, I/O-3, O-7, AOUT                    | 0                   |         | 13                  | V     |
|                                                  | f <sub>IN</sub> 1   | XIN: V <sub>IN</sub> 1 *1                         | 1                   |         | 8                   | MHz   |
|                                                  | f <sub>IN</sub> 2   | FMIN: V <sub>IN</sub> 2 *1                        | 10                  |         | 180                 | MHz   |
|                                                  | f <sub>IN</sub> 3   | AMIN (SNS = 1): V <sub>IN</sub> 3 *1              | 2                   |         | 40                  | MHz   |
| Input frequency                                  | f <sub>IN</sub> 4   | AMIN (SNS = 0): V <sub>IN</sub> 4 *1              | 0.5                 |         | 10                  | MHz   |
|                                                  | f <sub>IN</sub> 5   | HCTR/I-6: V <sub>IN</sub> 5 *1                    | 0.4                 |         | 25                  | MHz   |
|                                                  | f <sub>IN</sub> 6   | LCTR/I-7: V <sub>IN</sub> 6 *1                    | 10                  |         | 500                 | kHz   |
|                                                  | f <sub>IN</sub> 7   | LCTR/I-7 *2                                       | 1.0                 |         | $20 \times 10^3$    | Hz    |
|                                                  | V <sub>IN</sub> 1   | XIN: f <sub>IN</sub> 1                            | 200                 |         | 900                 | mVrms |
|                                                  | V <sub>IN</sub> 2-1 | FMIN: f = 10 to 130 MHz                           | 20                  |         | 900                 | mVrms |
|                                                  | V <sub>IN</sub> 2-2 | FMIN: f = 130 to 180 MHz                          | 40                  |         | 900                 | mVrms |
|                                                  | V <sub>IN</sub> 3   | AMIN (SNS = 1): $f_{IN}3$                         | 40                  |         | 900                 | mVrms |
|                                                  | V <sub>IN</sub> 4   | AMIN (SNS = 0): $f_{IN}4$                         | 40                  |         | 900                 | mVrms |
| Input amplitude                                  | V <sub>IN</sub> 5-1 | HCTR/I-3 (CTC = 0): f = 0.4 to 25 MHz             | 40                  |         | 900                 | mVrms |
|                                                  | V <sub>IN</sub> 5-2 | HCTR/I-3 (CTC = 1): f = 8 to 12 MHz               | 70                  |         | 900                 | mVrms |
|                                                  | V <sub>IN</sub> 6-1 | LCTR/I-4 (CTC = 0): f = 10 to 400 kHz             | 40                  |         | 900                 | mVrms |
|                                                  | V <sub>IN</sub> 6-2 | LCTR/I-4 (CTC = 0): f = 400 to 500 kHz            | 20                  |         | 900                 | mVrms |
|                                                  | VIN6-3              | LCTR/I-4 (CTC = 1): f = 400 to 500 kHz            | 70                  |         | 900                 | mVrms |
| Guaranteed operation range for crystal resonator | X'tal               | XIN, XOUT *3                                      | 4.0                 |         | 8.0                 | MHz   |

Notes: 1. Sine wave, capacitance coupling

3. Recommended CI values for the crystal resonator: CI  $\leq$  120 $\Omega$  (4.5 MHz) or CI  $\leq$  70 $\Omega$  (7.2 MHz)

| LC72148V |
|----------|
|----------|

### **Electrical Characteristics** for the Allowable Operating Ranges

| Parameter                                  | Symbol             | Conditions                                                                                                                                                                                    |                       | Ratings             |     | Unit |
|--------------------------------------------|--------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|---------------------|-----|------|
|                                            |                    |                                                                                                                                                                                               | min                   | typ                 | max |      |
|                                            | Rf1                | XIN                                                                                                                                                                                           |                       | 1                   |     | MΩ   |
|                                            | Rf2                | FMIN                                                                                                                                                                                          |                       | 500                 |     | kΩ   |
| Internal feedback resistors                | Rf3                | AMIN                                                                                                                                                                                          |                       | 500                 |     | kΩ   |
|                                            | Rf4                | HCTR/I-6                                                                                                                                                                                      |                       | 250                 |     | kΩ   |
|                                            | Rf5                | LCTR/I-7                                                                                                                                                                                      |                       | 250                 |     | kΩ   |
| Internal pull-down resistors               | Rpd1               | FMIN                                                                                                                                                                                          | 80                    | 200                 | 600 | kΩ   |
| •                                          | Rpd2               | AMIN                                                                                                                                                                                          | 80                    | 200                 | 600 | kΩ   |
| Hysteresis                                 | V <sub>HIS</sub>   | CE, CL, DI, LCTR/I-7                                                                                                                                                                          |                       | 0.1 V <sub>DD</sub> |     | V    |
|                                            | V <sub>OH</sub> 1  | PD0, PD1, I/O-4, I/O-5, O-6, I <sub>O</sub> = -0.5 mA                                                                                                                                         | V <sub>DD</sub> – 0.5 |                     |     | V    |
| High-level output voltage                  |                    | PD0, PD1, I/O-4, I/O-5, O-6, I <sub>O</sub> = -1 mA                                                                                                                                           | V <sub>DD</sub> – 1.0 |                     |     | V    |
|                                            | V <sub>OH</sub> 2  | AIN, $I_0 = -5 \text{ mA}$                                                                                                                                                                    | V <sub>DD</sub> – 1.0 |                     |     | V    |
|                                            | V <sub>OL</sub> 1  | PD0, PD1, I/O-4, I/O-5, O-6, O-7, I <sub>O</sub> = 0.5 mA                                                                                                                                     |                       |                     | 0.5 | V    |
|                                            |                    | PD0, PD1, I/O-4, I/O-5, O-6, O-7, I <sub>O</sub> = 1.0 mA                                                                                                                                     |                       |                     | 1.0 | V    |
|                                            | V <sub>OL</sub> 2  | AIN, I <sub>O</sub> = 5 mA                                                                                                                                                                    |                       |                     | 1.0 | V    |
|                                            |                    | I/O-1, I/O-2, I/O-3, I <sub>O</sub> = 1 mA                                                                                                                                                    |                       |                     | 0.2 | V    |
| Low-level output voltage                   | V <sub>OL</sub> 3  | I/O-1, I/O-2, I/O-3, I <sub>O</sub> = 2.5 mA                                                                                                                                                  |                       |                     | 0.5 | V    |
|                                            | VOL3               | I/O-1, I/O-2, I/O-3, I <sub>O</sub> = 5 mA                                                                                                                                                    |                       |                     | 1.0 | V    |
|                                            |                    | I/O-1, I/O-2, I/O-3, I <sub>O</sub> = 9 mA                                                                                                                                                    |                       |                     | 1.8 | V    |
|                                            | V <sub>OL</sub> 4  | DO, I <sub>O</sub> = 5 mA                                                                                                                                                                     |                       |                     | 1.0 | V    |
|                                            | V <sub>OL</sub> 5  | AOUT, I <sub>O</sub> = 10 mA, AIN = 2.0 V                                                                                                                                                     |                       |                     | 1.5 | V    |
|                                            | I <sub>IH</sub> 1  | CE, CL, DI, V <sub>I</sub> = 6.5 V                                                                                                                                                            |                       |                     | 5.0 | μA   |
|                                            | I <sub>IH</sub> 2  | I/O-1, I/O-2, I/O-3, V <sub>I</sub> = 13 V                                                                                                                                                    |                       |                     | 5.0 | μA   |
| Llich lovel input everent                  | I <sub>IH</sub> 3  | I/O-4, I/O-5, HCTR/I-6, LCTR/I-7, V <sub>I</sub> = V <sub>DD</sub>                                                                                                                            |                       |                     | 5.0 | μA   |
| High-level input current                   | I <sub>IH</sub> 4  | $XIN, V_I = V_{DD}$                                                                                                                                                                           | 1.3                   |                     | 8   | μA   |
|                                            | I <sub>IH</sub> 5  | FMIN, AMIN, $V_I = V_{DD}$                                                                                                                                                                    | 2.5                   |                     | 15  | μA   |
|                                            | I <sub>IH</sub> 6  | HCTR/I-6, LCTR/I-7, V <sub>I</sub> = V <sub>DD</sub>                                                                                                                                          | 5.0                   |                     | 30  | μA   |
|                                            | I <sub>IL</sub> 1  | $CE, CL, DI, V_I = 0 V$                                                                                                                                                                       |                       |                     | 5.0 | μA   |
|                                            | I <sub>IL</sub> 2  | I/O-1, I/O-2, I/O-3, V <sub>I</sub> = 0 V                                                                                                                                                     |                       |                     | 5.0 | μA   |
|                                            | I <sub>IL</sub> 3  | HCTR/I-6, LCTR/I-7, V <sub>I</sub> = 0 V                                                                                                                                                      |                       |                     | 5.0 | μA   |
| Low-level input current                    | I <sub>IL</sub> 4  | $XIN, V_I = 0 V$                                                                                                                                                                              | 1.3                   |                     | 8   | μA   |
|                                            | I <sub>IL</sub> 5  | FMIN, AMIN, $V_I = 0 V$                                                                                                                                                                       | 2.5                   |                     | 15  | μA   |
|                                            | I <sub>IL</sub> 6  | HCTR/I-6, LCTR/I-7, V <sub>I</sub> = 0 V                                                                                                                                                      | 5.0                   |                     | 30  | μA   |
|                                            | I <sub>OFF</sub> 1 | I/O-1, I/O-2, I/O-3, O-7, AOUT, V <sub>O</sub> = 13 V                                                                                                                                         |                       |                     | 5.0 | μA   |
| Output off leakage current                 | I <sub>OFF</sub> 2 | DO, V <sub>O</sub> = 6.5 V                                                                                                                                                                    |                       |                     | 5.0 | μA   |
| High-level three-state off leakage current | IOFFH              | PD0, PD1, AIN, $V_0 = V_{DD}$                                                                                                                                                                 |                       | 0.01                | 200 | nA   |
| Low-level three-state off leakage current  | IOFFL              | PD0, PD1, AIN, V <sub>0</sub> = 0 V                                                                                                                                                           |                       | 0.01                | 200 | nA   |
| Input capacitance                          | C <sub>IN</sub>    | FMIN                                                                                                                                                                                          |                       | 6                   |     | pF   |
|                                            | I <sub>DD</sub> 1  | $\label{eq:VDD} \begin{array}{l} V_{DD}, X'tal = 7.2 \mbox{ MHz}, f_{IN}2 = 180 \mbox{ MHz}, V_{IN}2 = 40 \mbox{ mVrms}, \\ f_{IN}5 = 25 \mbox{ MHz}, V_{IN}5 = 40 \mbox{ mVrms} \end{array}$ |                       | 3                   | 8   | mA   |
| Supply current                             | I <sub>DD</sub> 2  | V <sub>DD</sub> , With the PLL block stopped. (PLL INHIBIT)<br>With the crystal oscillator operating.<br>(Crystal frequency = 7.2 MHz)                                                        |                       | 0.5                 | 1.5 | mA   |
|                                            | I <sub>DD</sub> 3  | V <sub>DD</sub> , With the PLL block stopped.<br>With the crystal oscillator stopped.                                                                                                         |                       |                     | 10  | μA   |

### **Pin Functions**

| Pin No.        | Symbol                          | Туре                                    | Function                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | Pin circuit    |
|----------------|---------------------------------|-----------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|
| 24<br>1        | XIN<br>XOUT                     | X'tal                                   | Crystal resonator connections (7.2 or 4.5 MHz)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                |
| 17             | FMIN                            | Local oscillator<br>signal input        | <ul> <li>FMIN is selected when DVS in the serial data input is set to 1.</li> <li>The input frequency range is 10 to 180 MHz.</li> <li>The signal is directly transmitted to the swallow counter.</li> <li>The divisor can be set to a value in the range 272 to 65,535.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                |
| 16             | AMIN                            | Local oscillator<br>signal input        | <ul> <li>AMIN is selected when DVS in the serial data input is set to 0.</li> <li>When SNS in the serial data input is set to 1: <ul> <li>The input frequency range is 2 to 40 MHz.</li> <li>The signal is directly transmitted to the swallow counter.</li> <li>The divisor can be set to a value in the range 272 to 65,535.</li> </ul> </li> <li>When SNS in the serial data input is set to 0: <ul> <li>The input frequency range is 0.5 to 10 MHz.</li> <li>The signal is directly transmitted to the 12-bit programmable divider.</li> <li>The divisor can be set to a value in the range 5 to 4,095.</li> </ul> </li> </ul>                                                                                                           |                |
| 2              | CE                              | Chip enable                             | This pin must be set to the high level during serial data input (DI) from, or serial data output (DO) to, the LC72148V.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | □§≫            |
| 3              | DI                              | Input data                              | Input pin for serial data transmitted from the controller to the LC72148V.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | □\$>>>         |
| 4              | CL                              | Clock                                   | • Data synchronization clock used during serial data input (DI) from, or serial data output (DO) to, the LC72148V.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | □ <u>\$</u> >> |
| 5              | DO                              | Output data                             | <ul> <li>Data output pin for data output from the LC72148V to the controller.</li> <li>The content of the data output is determined by the ULD, DT0, and DT1 bits in the serial data.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                |
| 15             | V <sub>DD</sub>                 | Power supply                            | <ul> <li>The LC72148V power supply pin. (V<sub>DD</sub> = 2.7 to 3.6 V)</li> <li>The power-on reset circuit operates when power is first applied.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                |
| 18             | V <sub>SSd</sub>                | Ground                                  | Digital system ground for the LC72148V                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                |
| 21<br>22<br>23 | AIN<br>AOUT<br>V <sub>SSa</sub> | Low-pass filter<br>amplifier transistor | <ul> <li>Connections to the internal n-channel MOS transistor provided to implement an active low-pass filter for the PLL.</li> <li>A high-speed locking circuit can be implemented by using these pins in conjunction with the built-in sub-charge pump.</li> <li>See the item describing the structure of the charge pump for details.</li> <li>Vssa is a dedicated ground pin.</li> </ul>                                                                                                                                                                                                                                                                                                                                                 |                |
| 12<br>11<br>10 | I/O-1<br>I/O-2<br>I/O-3         | General-purpose<br>I/O ports            | <ul> <li>Input/output shared-function pins</li> <li>In output mode, the circuits are open-drain outputs.</li> <li>The I/O direction is determined by I/O-1 to I/O-3 in the serial data.<br/>When the data is 0: input port</li> <li>When the data is 0: input port</li> <li>When specified for use as input ports</li> <li>The input pin states are transmitted from the DO pin to the controller<br/>Input state = low : Data = 0</li> <li>Input state = high : Data = 1</li> <li>When specified for use as output ports</li> <li>The output states are determined by OUT1 to OUT3 in the serial data.<br/>Data = 0 : low</li> <li>Data = 1 : open</li> <li>These pins are set to function as input ports by the power-on reset.</li> </ul> |                |

### Continued from preceding page.

| Pin No.  | Symbol         | Туре                         | Function                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | Pin circuit |
|----------|----------------|------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|
| 9<br>8   | I/O-4<br>I/O-5 | General-purpose<br>I/O ports | <ul> <li>Input/output shared-function pins</li> <li>In output mode, the circuits are complementary outputs.</li> <li>The I/O direction is determined by I/O-4 and I/O-5 in the serial data.<br/>When the data is 0: input port</li> <li>When 1: output port</li> <li>When specified for use as input ports<br/>The input pin states are transmitted from the DO pin to the controller<br/>Input state = low : Data = 0<br/>Input state = high : Data = 1</li> <li>When specified for use as output ports<br/>The output states are determined by OUT4 and OUT5 in the serial data.<br/>Data = 0 : low<br/>Data = 1 : high</li> <li>These pins are set to function as input ports by the power-on reset.</li> </ul>                                                                                                                                                                                                                                                                                                                                                  |             |
| 7        | O-6            | Output port                  | • The OUT6 bit in the serial data is latched and output from O-6.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |             |
| 6        | 0-7            | Output port                  | <ul> <li>The OUT7 bit in the serial data is latched and output from O-7.</li> <li>This pin outputs the 8 Hz clock time base signal when TBC is 1.</li> <li>This pin is set to the open state by the power-on reset.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |             |
| 20<br>19 | PD0<br>PD1     | Charge pump<br>output        | <ul> <li>PLL charge pump output pins<br/>When the frequency created by dividing the local oscillator signal<br/>frequency by N is higher than the reference frequency, a high level is<br/>output from the PD0 pin, and when lower, a low level is output. When the<br/>frequencies match, PD0 goes to the high-impedance state.</li> <li>PD1 operates in a similar manner.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |             |
| 14       | HCTR/I-6       | General-purpose<br>counter   | <ul> <li>HCTR is selected when CTS1 in the serial data input is set to 1.</li> <li>The input frequency range is 0.4 to 25 MHz</li> <li>The signal is passed through an internal divide-by-two circuit and transmitted to a general-purpose counter. An integrating count can also be performed.</li> <li>The result is output starting with the MSB of the general-purpose counter from the DO pin.</li> <li>There are four counting time periods: 4, 8, 32, or 64 ms.</li> <li>See the item on the general-purpose counter for details.</li> <li>When H/I-6 in the serial data is set to 0</li> <li>This pin functions as an input port, and its state is output from the DO output pin.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                |             |
| 13       | LCTR/I-7       | General-purpose<br>counter   | <ul> <li>LCTR is selected when CTS1 in the serial data input is set to 0.</li> <li>When CTS0 in the serial data input is set to 1 in the CTS1=0 state. <ul> <li>The circuit operates in frequency measurement mode.</li> <li>The input frequency range is 10 to 500 kHz.</li> <li>The signal is transmitted directly to the general-purpose counter.</li> </ul> </li> <li>When CTS0 in the serial data input is set to 0 <ul> <li>The circuit operates in period measurement mode.</li> <li>The input frequency range is 1 Hz to 20 kHz.</li> </ul> </li> <li>The measurement period can be set to be either 1 period or 2 periods. If 2-period measurement is selected, the input frequency range will be 2 Hz to 40 kHz.</li> <li>The result is output starting with the MSB of the general-purpose counter from the DO pin.</li> <li>See the item on the general-purpose counter for details.</li> <li>When L/I-7 in the serial data input is set to 0.</li> <li>This pin functions as an input port, and its state is output from the DO output pin.</li> </ul> |             |

### Procedures for input and output of serial data

Data is input and output using CCB (Computer Control Bus), which is SANYO's audio IC serial bus format. This IC adopts the 8-bit address version of the CCB format.

|   | 1/O mode             |    |    |    | Add | lress |    |    |    | Description                                                                                                                     |
|---|----------------------|----|----|----|-----|-------|----|----|----|---------------------------------------------------------------------------------------------------------------------------------|
|   | I/O mode             | B0 | B1 | B2 | B3  | A0    | A1 | A2 | A3 | Description                                                                                                                     |
|   |                      |    |    |    |     |       |    |    |    | Control data input (serial data input) mode                                                                                     |
| 1 | IN1 (84)             | 0  | 0  | 0  | 1   | 0     | 0  | 1  | 0  | 32 bits of data are input.                                                                                                      |
|   |                      |    |    |    |     |       |    |    |    | • See the "Structure of the DI control data (serial data input)" item for the content of the input data.                        |
|   |                      |    |    |    |     |       |    |    |    | Control data input (serial data input) mode                                                                                     |
| 2 | IN2 (94)             | 1  | 0  | 0  | 1   | 0     | 0  | 1  | 0  | 32 bits of data are input.                                                                                                      |
|   |                      |    |    |    |     |       |    |    |    | • See the "Structure of the DI control data (serial data input)" item for the content of the input data.                        |
|   |                      |    |    |    |     |       |    |    |    | Data output (serial data output) mode                                                                                           |
| 3 | OUT (A4)             | 0  | 1  | 0  | 1   | 0     | 0  | 1  | 0  | The number of bits of data output is equal to the number of clock cycles.                                                       |
|   |                      | Ū  |    |    |     |       |    |    | Ū  | <ul> <li>See the "Structure of the DO output data (serial data output)" item for the content of the<br/>output data.</li> </ul> |
|   | CE<br>CL<br>DI<br>DO |    | B0 | X  | B1  | <br>} | B2 | Д  | 3  | A0 X A1 X A2 X A3 X X S<br>First Data IN1/2 S<br>First Data OUT                                                                 |

# Structure of the DI control data (serial data input)

[1] IN1 mode



[2] IN2 mode

Address



### **DI control data functions**

| Number   | Control block/data      | Description                        |                         |                 |                                |                                                  |            |  |
|----------|-------------------------|------------------------------------|-------------------------|-----------------|--------------------------------|--------------------------------------------------|------------|--|
|          |                         |                                    |                         |                 |                                | and SNS settings. (*: don't care)                | h          |  |
|          |                         | DVS                                | SNS                     | LSB             |                                | Set divisor (N)                                  |            |  |
|          |                         | 1                                  | *                       | P0              |                                | 272 to 65535                                     |            |  |
|          |                         | 0                                  | 0 1 P0 272 to 65535     |                 |                                | 272 to 65535                                     |            |  |
|          | Programmable divider    | 0                                  | 0                       | P4              |                                | 4 to 4095                                        |            |  |
| (4)      | data                    | *: When P4                         | is the LSB,             | P0 to P3 a      | re ignored.                    |                                                  |            |  |
| (1)      | P0 to P15<br>DVS, SNS   |                                    |                         |                 | l or AMIN) v<br>uency range.   | whose signal is input to the programmable divide | r          |  |
|          |                         | DVS                                | SNS                     |                 | Input pin                      | Input pin frequency range                        |            |  |
|          |                         | 1                                  | *                       |                 | FMIN                           | 10 to 180 MHz                                    |            |  |
|          |                         | 0                                  | 1                       |                 | AMIN                           | 2 to 40 MHz                                      |            |  |
|          |                         | 0                                  | 0                       |                 | AMIN                           | 0.5 to 10 MHz                                    |            |  |
|          |                         | *: See the "S                      | Structure of            | the Progra      | mmable Divi                    | der" item for details.                           |            |  |
|          |                         | Sub-charg                          | e pump coi              | ntrol data      |                                |                                                  |            |  |
|          |                         | PDC1                               | PDC0                    |                 | S                              | ub-charge pump state                             |            |  |
|          |                         | 0                                  | *                       | High imp        | edance                         |                                                  |            |  |
| (2) data | Sub-charge pump control | 1                                  | 1                       | Charge p        | Charge pump operation (normal) |                                                  |            |  |
|          | data<br>PDC0, PDC1      | 1                                  | 0                       | Charge p        | oump operati                   | on (unlocked mode)                               | UL1<br>DLC |  |
|          |                         | See the "S<br>• Reference          |                         | -               | Pump" item<br>ata              | for details.                                     |            |  |
|          |                         | R3                                 | R2                      | R1              | R0                             | Reference frequency                              |            |  |
|          |                         | 0                                  | 0                       | 0               | 0                              | 100 kHz                                          |            |  |
|          |                         | 0                                  | 0                       | 0               | 1                              | 50                                               |            |  |
|          |                         | 0                                  | 0                       | 1               | 0                              | 25                                               |            |  |
|          |                         | 0                                  | 0                       | 1               | 1                              | 25                                               |            |  |
|          |                         | 0                                  | 1                       | 0               | 0                              | 12.5                                             |            |  |
|          |                         | 0                                  | 1                       | 0               | 1                              | 6.25                                             |            |  |
|          |                         | 0                                  | 1                       | 1               | 0                              | 3.125                                            |            |  |
| (3)      | Reference divider data  | 0                                  | 1                       | 1               | 1                              | 3.125                                            |            |  |
|          | R0 to R3                | 1                                  | 0                       | 0               | 0                              | 10                                               |            |  |
|          |                         | 1                                  | 0                       | 0               | 1                              | 9                                                |            |  |
|          |                         | 1                                  | 0                       | 1               | 0                              | 5                                                |            |  |
|          |                         | 1                                  | 0                       | 1               | 1                              | 1                                                |            |  |
|          |                         | 1                                  | 1                       | 0               | 0                              | 3                                                |            |  |
|          |                         | 1                                  | 1                       | 0               | 1                              | 30                                               |            |  |
|          |                         | 1                                  | 1                       | 1               | 0                              | PLL inhibit + X'tal OSC stop                     |            |  |
|          |                         | 1                                  | 1                       | 1               | 1                              | PLL inhibit                                      |            |  |
|          |                         | *: PLL INHIE                       |                         | rammable o      | divider is stor                | pped, the FMIN and AMIN pins are pulled down t   |            |  |
|          |                         | 1<br>*: PLL INHIE<br>In this state | 1<br>BIT<br>e, the prog | 1<br>rammable o | 1<br>divider is stop           |                                                  | p          |  |

### Continued from preceding page.

| Number | Control block/data               |                                            |                                                          |                                                       | Description                                                                                                                                                                                                          |                                                                                       | Related data   |
|--------|----------------------------------|--------------------------------------------|----------------------------------------------------------|-------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------|----------------|
|        |                                  | This data s                                | selects the                                              | output fror                                           | m the DO pin.                                                                                                                                                                                                        |                                                                                       |                |
|        |                                  | ULD                                        | DT1                                                      | DT0                                                   | DO pin state                                                                                                                                                                                                         | I/O-5 pin state                                                                       |                |
|        |                                  | 0                                          | 0                                                        | 0                                                     | Low when the unlocked state is detected.                                                                                                                                                                             |                                                                                       |                |
|        |                                  | 0                                          | 0                                                        | 1                                                     | Open                                                                                                                                                                                                                 | OUT5 *3                                                                               |                |
|        |                                  | 0                                          | 1                                                        | 0                                                     | end-UC *1                                                                                                                                                                                                            |                                                                                       |                |
|        |                                  | 0                                          | 1                                                        | 1                                                     | IN *2                                                                                                                                                                                                                |                                                                                       |                |
|        |                                  | 1                                          | 0                                                        | 0                                                     | Open                                                                                                                                                                                                                 |                                                                                       |                |
|        |                                  | 1                                          | 0                                                        | 1                                                     | Open                                                                                                                                                                                                                 | Low when the unlocked state is detected. *3                                           |                |
|        |                                  | 1                                          | 1                                                        | 0                                                     | end-UC *1                                                                                                                                                                                                            |                                                                                       |                |
|        |                                  | 1                                          | 1                                                        | 1                                                     | IN *2                                                                                                                                                                                                                |                                                                                       |                |
|        |                                  | *1. end-U                                  | C is the ger                                             | neral-purpo                                           | ose counter measurement compl                                                                                                                                                                                        | ete check function.                                                                   |                |
|        |                                  | D                                          | O pin                                                    |                                                       | g starts (2) Counting comp                                                                                                                                                                                           |                                                                                       |                |
|        |                                  |                                            | (1                                                       | ) 0001101                                             |                                                                                                                                                                                                                      |                                                                                       |                |
|        | DO and I/O-5 pin control<br>data | (1) When en                                | d-LIC is se                                              | t and the c                                           | counter started (CTE = 0 $\rightarrow$ 1), th                                                                                                                                                                        | e DO nin automatically does to                                                        | CTE            |
| (4)    | ULD                              | the open                                   | state.                                                   |                                                       |                                                                                                                                                                                                                      |                                                                                       | OUT5           |
| (4)    | DT0, DT1                         |                                            |                                                          |                                                       | ounter measurement completes<br>to check for the count complete                                                                                                                                                      |                                                                                       | I/O-1<br>I/O-2 |
|        | ILO, IL1                         | 1 '                                        |                                                          |                                                       | state due to the I/O of serial data                                                                                                                                                                                  |                                                                                       | I/O-5          |
|        |                                  | *2                                         |                                                          |                                                       |                                                                                                                                                                                                                      |                                                                                       |                |
|        |                                  | *2<br>   L1                                | ILO                                                      |                                                       | IN                                                                                                                                                                                                                   |                                                                                       |                |
|        |                                  | 0                                          | 0                                                        | Open                                                  |                                                                                                                                                                                                                      |                                                                                       |                |
|        |                                  | 0                                          | 1                                                        | I-1 (pin                                              | state)                                                                                                                                                                                                               |                                                                                       |                |
|        |                                  | 1                                          | 0                                                        | I-2 (pin                                              | state)                                                                                                                                                                                                               |                                                                                       |                |
|        |                                  | 1                                          | 1                                                        | DO goe                                                | es low when I-1 changes state.                                                                                                                                                                                       |                                                                                       |                |
|        |                                  | However, state.                            | when the I/                                              | /O-1 and I/                                           | O-2 pins are specified to be out                                                                                                                                                                                     | out ports, IN will go to the open                                                     |                |
|        |                                  | *3: This is ir                             | valid if the                                             | I/O-5 pin i                                           | s specified to be an input port.                                                                                                                                                                                     |                                                                                       |                |
|        |                                  | during<br>Furth<br>synch<br>outpu<br>DO ca | the data in<br>ermore, th<br>ronization<br>t period (the | nput period<br>ne DO pir<br>with CL, re<br>e period w | open state, regardless of the sta<br>I (the period when CE is high in II<br>n will output the content of the<br>gardless of the state of the DO<br>hen CE is high in OUT mode).<br>es not change state) in crystal c | N1 or IN2 mode).<br>le internal DO serial data in<br>pin control data during the data |                |
| (5)    | *                                | Don't Care                                 |                                                          |                                                       |                                                                                                                                                                                                                      |                                                                                       |                |

### Continued from preceding page.

| Number | Control block/data                                            |                                     |                                                                                                                                                                                                                                                                                                                                                         | D                                                       | escription           |                                                                                          |       | Related data          |  |  |
|--------|---------------------------------------------------------------|-------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------|----------------------|------------------------------------------------------------------------------------------|-------|-----------------------|--|--|
|        |                                                               | CTS1 and                            | CTS0 sele                                                                                                                                                                                                                                                                                                                                               | ct the input pin (HCTR                                  | or LCTR) for the g   | eneral-purpose counter.                                                                  |       |                       |  |  |
|        |                                                               | CTS1                                | CTS0                                                                                                                                                                                                                                                                                                                                                    | Input pin                                               | N                    | leasurement mode                                                                         |       |                       |  |  |
|        |                                                               | 1                                   | *                                                                                                                                                                                                                                                                                                                                                       | HCTR                                                    |                      | Frequency                                                                                |       |                       |  |  |
|        |                                                               | 0                                   | 1                                                                                                                                                                                                                                                                                                                                                       | LCTR                                                    |                      | Frequency                                                                                |       |                       |  |  |
|        |                                                               | 0                                   | 0                                                                                                                                                                                                                                                                                                                                                       | LCTR                                                    |                      | Period                                                                                   |       |                       |  |  |
| (6)    | General-purpose counter<br>control data<br>CTS0, CTS1<br>CTE  | CTE = 1: S<br>= 0: F<br>• GT1 and 0 | Starts the co<br>Resets the c<br>GT0 determ                                                                                                                                                                                                                                                                                                             | counter<br>nine the general-purpo<br>s (in period mode) | se counter measur    | tion.<br>ement time (in frequency r                                                      | node) | H/I-6<br>L/I-7        |  |  |
|        | GT0, GT1                                                      | GT1                                 | GT0                                                                                                                                                                                                                                                                                                                                                     | Frequency me                                            |                      | Period measurement                                                                       |       | L/1-7                 |  |  |
|        | OTD                                                           |                                     |                                                                                                                                                                                                                                                                                                                                                         | Measurement time                                        | Wait time            |                                                                                          |       |                       |  |  |
|        | CTP                                                           | 0                                   | 0                                                                                                                                                                                                                                                                                                                                                       | 4 ms                                                    | 3 to 4 ms            | 1 period                                                                                 |       |                       |  |  |
|        | CTC                                                           | 0                                   | 1                                                                                                                                                                                                                                                                                                                                                       | 8                                                       | 3 to 4               | 1 period                                                                                 |       |                       |  |  |
|        |                                                               | 1                                   | 0                                                                                                                                                                                                                                                                                                                                                       | 32                                                      | 7 to 8               | 2 periods                                                                                |       |                       |  |  |
|        |                                                               | 1                                   | 1                                                                                                                                                                                                                                                                                                                                                       | 64                                                      | 7 to 8               | 2 periods                                                                                |       |                       |  |  |
|        |                                                               | Note: The<br>How<br>• The input :   | When CTE is 0, pulling down the input is disabled by setting CTP to 1.<br>Note: The wait time will be 1 to 2 ms.<br>However, CTP must be set to 1 at least 4 ms before CTE is set to 1.<br>The input sensitivity is reduced when CTC is set to 1. (Sensitivity: 10 to 30 mVrms)<br>See the "Structure of the General-Purpose Counter" item for details. |                                                         |                      |                                                                                          |       |                       |  |  |
| (7)    | I/O port control data<br>I/O-1 to I/O-5                       | Data = 0:                           |                                                                                                                                                                                                                                                                                                                                                         | e I/O direction of the s                                | hared-function I/O p | ins (I/O-1 to I/O-5).                                                                    |       | OUT1 to OUT5<br>ULD   |  |  |
| (8)    | Output port data<br>OUT1 to OUT7                              | Data = 0: L<br>= 1: 0               | .ow<br>Open or higl                                                                                                                                                                                                                                                                                                                                     | the output from the ou<br>h<br>nput port operation or   |                      |                                                                                          |       | I/O-1 to I/O-5<br>ULD |  |  |
| (9)    | General-purpose counter<br>input control data<br>H/I-6, L/I-7 | H/I-6 = 0:<br>= 1:<br>L/I-3 = 0: I  | I-6 (input p<br>HCTR (ger<br>-7 (input pc                                                                                                                                                                                                                                                                                                               | neral-purpose counter)                                  |                      | 5.                                                                                       |       | CTS0<br>CTS1          |  |  |
|        |                                                               | If a phase                          | error in exc                                                                                                                                                                                                                                                                                                                                            |                                                         | d in the table below | for judging the PLL locked<br>/ occurs, the PLL will be se<br>s low.<br>(* : don't care) |       |                       |  |  |
|        |                                                               | UL1                                 | UL0                                                                                                                                                                                                                                                                                                                                                     | øE detection v                                          | vidth                | Detection output                                                                         |       |                       |  |  |
|        |                                                               | 0                                   | 0                                                                                                                                                                                                                                                                                                                                                       | Stopped                                                 |                      | Open                                                                                     |       |                       |  |  |
|        |                                                               | 0                                   | 1                                                                                                                                                                                                                                                                                                                                                       | 0                                                       | ø                    | E is output directly.                                                                    |       |                       |  |  |
|        | Unlocked state detection                                      | 1                                   | 0                                                                                                                                                                                                                                                                                                                                                       | ±0.56 µs                                                | øE is                | extended by 1 to 2 ms.                                                                   |       |                       |  |  |
| (10)   | data                                                          | 1                                   | 1                                                                                                                                                                                                                                                                                                                                                       | ±1.11 µs                                                | øE is                | extended by 1 to 2 ms.                                                                   |       | ULD<br>DT0, DT1       |  |  |
|        | ULO, UL1                                                      | Ģ                                   | ۶E                                                                                                                                                                                                                                                                                                                                                      |                                                         |                      |                                                                                          |       | .,                    |  |  |
|        |                                                               |                                     | 00<br>/0-5                                                                                                                                                                                                                                                                                                                                              |                                                         | to 2 ms Exte         | nsion                                                                                    |       |                       |  |  |
|        |                                                               |                                     |                                                                                                                                                                                                                                                                                                                                                         | K'                                                      |                      | <u> </u>                                                                                 |       |                       |  |  |

### Continued from preceding page.

| Number | Control block/data               |                                                                    | Related data                                                                                                                                                                                                                |                                                                                                                           |  |  |  |  |  |
|--------|----------------------------------|--------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| (11)   | Crystal oscillator circuit<br>XS | • Selects the<br>XS = 1: 7.2<br>= 0: 4.5<br>* The 4.5 MH           |                                                                                                                                                                                                                             |                                                                                                                           |  |  |  |  |  |
|        |                                  | Controls the                                                       | e phase co                                                                                                                                                                                                                  | mparator's dead band.                                                                                                     |  |  |  |  |  |
|        |                                  | DZ1                                                                | DZ0                                                                                                                                                                                                                         | Dead band mode                                                                                                            |  |  |  |  |  |
|        |                                  | 0                                                                  | 0                                                                                                                                                                                                                           | DZA                                                                                                                       |  |  |  |  |  |
| (12)   | Phase comparator<br>control data | 0                                                                  | 1                                                                                                                                                                                                                           | DZB                                                                                                                       |  |  |  |  |  |
| (12)   | DZ0, DZ1                         | 1                                                                  | 0                                                                                                                                                                                                                           | DZC                                                                                                                       |  |  |  |  |  |
|        | ,                                | 1                                                                  | 1                                                                                                                                                                                                                           | DZD                                                                                                                       |  |  |  |  |  |
|        |                                  | The width o<br>* DZA is sele                                       |                                                                                                                                                                                                                             |                                                                                                                           |  |  |  |  |  |
| (13)   | Charge pump control<br>data      | DLC = 1: LC<br>= 0: No<br>* When the<br>(Vtune) goe<br>(Deadlock c | ow level<br>ormal oper<br>circuit dea<br>es to 0 V, th<br>clear circui                                                                                                                                                      | dlocks due to the oscillator stopping when the PLL VCO control voltage his bit can be used to clear the deadlocked state. |  |  |  |  |  |
| (14)   | Clock time base<br>TBC           | pin. (The O                                                        | <ul> <li>Setting this bit to 1 causes a clock time base signal (8 Hz, 40% duty) to be output from the O-7 pin. (The OUT7 data is invalid in this mode.)</li> <li>* TBC = 0 is selected after the power-on reset.</li> </ul> |                                                                                                                           |  |  |  |  |  |
| (15)   | IC test data<br>TEST0 to TEST2   | • IC test data<br>TEST0<br>TEST1 All<br>TEST2<br>All these bits    |                                                                                                                                                                                                                             |                                                                                                                           |  |  |  |  |  |

+: Although these bits are initialized by the power-on reset circuit after power is applied, for safety, immediately after power is applied, always initialize this setting by sending the CCB data.

### Structure of the DO output data (serial output data)

[3] OUT mode



### Description of the DO output data

| Number | Control block/data                  | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | Related data                                   |
|--------|-------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------|
| (1)    | I/O port data<br>I7 to I1           | <ul> <li>This data is latched from the states of I/O port pins I-1 to I-7.<br/>This data outputs (reports) the states of the pins regardless of the I/O direction specified for the I/O ports. Data is latched at the point data output mode (OUT mode) is entered.<br/>I1 to I5 ← The I/O-1 to I/O-5 pin states<br/>I6, I7 ← The HCTR/I-6 and LCTR/I-7 pin states<br/>IC the following data is output if these pins are set to function as output ports or as general-purpose counter input pins.<br/>I1, I2, I3: Output pin states (open drain)<br/>I4, I5: Output pin state (CMOS)<br/>I6, I7: 0</li> </ul> | I/O-1 to I/O-5<br>H/I-6, L/I-7<br>OUT1 to OUT5 |
| (2)    | IF counter binary data<br>C19 to C0 | <ul> <li>This data is latched from the contents of the IF counter (the 20-bit binary counter).</li> <li>C19 ← MSB of the binary counter</li> <li>C0 ← LSB of the binary counter</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                     | CTE<br>CTS0<br>CTS1                            |

### Serial data input (IN1/IN2)

### $t_{SU},\,t_{HD},\,t_{EL},\,t_{ES},\,t_{EH} \geq 0.45\;\mu s ~~t_{LC} < 0.45\;\mu s$



### Serial data output (OUT)

### $t_{SU},\,t_{HD},\,t_{EL},\,t_{ES},\,t_{EH} \geq 0.45\;\mu s ~~t_{DC},\,t_{DH} < 0.2\;\mu s$



Note: Since the DO pin is an n-channel open-drain output, the data output times (t<sub>DC</sub> and t<sub>DH</sub>) depend on the value of the pull-up resistor used and the circuit board capacitance.

### Serial data timing



When stopped with CL at the low level



### When stopped with CL at the high level

| Parameter              | Symbol          | Conditions                                                                                                | Ratings |     |      | Unit |
|------------------------|-----------------|-----------------------------------------------------------------------------------------------------------|---------|-----|------|------|
| Falameter              | Symbol          | Conditions                                                                                                | min     | typ | max  | Unit |
| Data setup time        | t <sub>SU</sub> | DI, CL                                                                                                    | 0.45    |     |      | μs   |
| Data hold time         | t <sub>HD</sub> | DI, CL                                                                                                    | 0.45    |     |      | μs   |
| Clock low-level time   | t <sub>CL</sub> | CL                                                                                                        | 0.45    |     |      | μs   |
| Clock high-level time  | t <sub>CH</sub> | CL                                                                                                        | 0.45    |     |      | μs   |
| CE wait time           | t <sub>EL</sub> | CE, CL                                                                                                    | 0.45    |     |      | μs   |
| CE setup time          | t <sub>ES</sub> | CE, CL                                                                                                    | 0.45    |     |      | μs   |
| CE hold time           | t <sub>EH</sub> | CE, CL                                                                                                    | 0.45    |     |      | μs   |
| Data latch change time | t <sub>LC</sub> |                                                                                                           |         |     | 0.45 | μs   |
|                        | t <sub>DC</sub> | DO, CL, These times depend on the values of the pull-up resistors used and the circuit board capacitance. |         |     | 0.2  |      |
| Data output time       | t <sub>DH</sub> | DO, CE, These times depend on the values of the pull-up resistors used and the circuit board capacitance. |         |     | 0.2  | μs   |

### Structure of the General-Purpose Counter



| HCTR: Minimum input sensitivity rating f [MHz] |             |                              |                   |  |
|------------------------------------------------|-------------|------------------------------|-------------------|--|
| СТС                                            | 0.4 ≤ f < 8 | 8 ≤ f < 12                   | $12 \le f \le 25$ |  |
| 0 (Normal mode)                                | 40 mVrms    | 40 mVrms<br>(0.1 to 5 mVrms) | 40 mVrms          |  |
| 1 (Degraded mode)                              | _           | 70 mVrms<br>(20 to 40 mVrms) | _                 |  |

| LCTR: Minimum input sensitivity rating f [kHz] |                  |                              |  |  |
|------------------------------------------------|------------------|------------------------------|--|--|
| CTC                                            | $10 \le f < 400$ | $400 \leq f \leq 500$        |  |  |
| 0 (Normal mode)                                | 40 mVrms         | 20 mVrms<br>(0.1 to 4 mVrms) |  |  |
| 1 (Degraded mode)                              | _                | 70 mVrms<br>(20 to 30 mVrms) |  |  |

### -: No rating (not guaranteed) (): Actual performance (provided for reference purposes)

| mode)   | 40 mVrms | 20 mVrms<br>(0.1 to 4 mVrms) |  |
|---------|----------|------------------------------|--|
| d mode) | _        | 70 mVrms<br>(20 to 30 mVrms) |  |
|         |          |                              |  |

| GT1     | GT0 | Frequency measurement mode |             | Period measurement |  |
|---------|-----|----------------------------|-------------|--------------------|--|
| GII GIU |     | Measurement time           | Wait time   | mode               |  |
| 0       | 0   | 4 ms                       | 3 to 4 ms   | 1 period           |  |
| 0       | 1   | 8                          | 5 to 4 ms   | i penou            |  |
| 1       | 0   | 32                         | 7 to 8 ms   | Quariada           |  |
| 1       | 1   | 64                         | 7 10 8 1115 | 2 periods          |  |

CTC is the input sensitivity switching data; when CTC is 1, the input sensitivity is degraded. However, the actual performance will be:

HCTR  $\rightarrow$  20 to 40 mV rms (frequency: 10.7 MHz) LCTR  $\rightarrow$  20 to 30 mV rms (frequency: 450 kHz)

CTP: Pulling down the input is disabled (when CTE is 0) by setting CTP to 1.

CTP must be set to 1 at least 4 ms before CTE is set to 1. If the counter is not used, CTP must be left set to 0. The wait time is reduced 1 to 2 ms when CTP is set to 1.

The LC72148V general-purpose counter is a 20-bit binary counter. The results of count operations can be read out MSB first through the DO pin. When using the general-purpose counter for frequency measurement, one of four times, 4, 8, 32, or 64 ms, can be selected as the measurement time with GT0 and GT1. The frequency of the signal input to either the HCTR or LCTR pin can be measured by determining how many pulses were input to the general-purpose counter during this measurement time.

When using the general-purpose counter for frequency measurement, the period of the signal input to the LCTR pin can be measured by determining how many cycles of the check signal (900 kHz) were input to the general-purpose counter during 1 or 2 periods of the signal input to the LCTR pin.

The general-purpose counter counting is started by setting CTE in the serial data to 1. The serial data is confirmed internally to the LC72148V by dropping the CE signal from high to low. However, the signal input to the HCTR or LCTR pin must be provided within the wait time after CE is set low.

Next, the value of the general-purpose counter following completion of the measurement must be read out during the period while CTE is 1. (The general-purpose counter is reset when CTE is set to 0.)

One point that requires care here is that the general-purpose counter must be reset (cleared) by setting CTE to 0 before starting the general-purpose counter. Another is that although the signal input to the LCTR pin is transmitted directly to the general-purpose counter, the signal input to the HCTR pin is passed through a divide-by-two circuit before being transmitted to the general-purpose counter. Therefore, the result of the count by the general-purpose counter for the HCTR pin is 1/2 the value as compared to the actual frequency input to the HCTR pin.





For an integrating count

For an integrating count, the value counted is accumulated in the general-purpose counter. Here, counter overflow may occur, and requires caution. Count value:  $0_H$  to FFFF<sub>H</sub> (1,048,575)

### Structure of the Charge Pump



| PDC1 | PDC0 | PDS (Sub-charge pump state)           |  |  |
|------|------|---------------------------------------|--|--|
| 0    | *    | High impedance                        |  |  |
| 1    | 1    | Charge pump operation (normal)        |  |  |
| 1    | 0    | Charge pump operation (unlocked mode) |  |  |
|      |      |                                       |  |  |

| DLC           | PD1, PD0, PDS    |  |
|---------------|------------------|--|
| 0             | Normal operation |  |
| 1 Forced low. |                  |  |

Note\*: When the unlocked state is detected when changing stations, PDS (the sub-charge pump) operates, R1 becomes R1M/R1S, the low-pass filter time constant is made smaller, and frequency locking is accelerated.



### **Other Items**

| DZ1 | DZ0 | Dead band mode | Charge pumps | Dead band |
|-----|-----|----------------|--------------|-----------|
| 0   | 0   | DZA            | ON/ON        | 0s        |
| 0   | 1   | DZB            | ON/ON        | - 0 s     |
| 1   | 0   | DZC            | OFF/OFF      | +0 s      |
| 1   | 1   | DZD            | OFF/OFF      | ++0 s     |

1. Notes on the phase comparator dead band

When the charge pumps are in one of the ON/ON states, correction pulses will be output from the charge pumps even if the PLL is locked, making it easier for the loop to become unstable. Thus particular care is required in the design stage for these settings.

The following problems may occur when the ON/ON states are used.

- (1) Side bands may be created by reference frequency leakage.
- (2) Side bands may be created by low-frequency leakage due to the envelope of the correction pulses.

When a dead band is present (the OFF/OFF settings), the loop will be stable. However, it will be difficult to achieve a high signal-to-noise ratio. Inversely, with no dead band, it is easy to achieve a high signal-to-noise ratio but hard to achieve high loop stability.

Therefore, the DZA and DZB settings, in which there is no dead band, can be effective for cases where an FM signalto-noise ratio of 90 to 100 dB or greater is required, or when it is desirable to increase the AM stereo pilot margin. However, if such a high signal-to-noise ratio is not required in FM reception, or an adequate AM stereo pilot margin can be achieved, or AM stereo is not used, DZC or DZD, which provide a dead band, should be selected.

### Dead Zone (Dead Band) Definition

The phase comparator compares fp with the reference frequency (fr) as shown in figure 1. This circuit outputs a level (A) that is proportional to the phase difference  $\phi$  as shown in figure 2. However, due to internal delays and other factors, the actual IC is unable to compare small phase differences, and thus a dead zone (B) appears in the output. To achieve a high signal-to-noise ratio in the end product, the dead zone should be as small as possible.

However, in popularly-priced models, there are cases where a somewhat wider dead zone may be easier to work with. This is because in some situations, such as when a powerful signal is applied to the RF input, in popularly-priced models there may be RF leakage from the mixer to the VCO. When the dead zone is narrow, outputs to correct this leakage are output, that output in turn modulates the VCO, and generates a beat signal with the RF.



### 2. Notes on the FMIN, AMIN, HCTR/I-6, and LCTR/I-7 pins

The coupling capacitors must be located as close as possible to these pins. A capacitance of approximately 100 pF is desirable.

In particular, if the HCTR/I-6 and LCTR/I-7 pin capacitors are over about 1000 pF, the time required to reach the bias level may become excessive, and incorrect counting may occur due to the relationship with the wait time.

### 3. Notes on using IF counting with the HCTR/I-6 and LCTR/I-7 pins

If IF counting is used, the microcontroller must test the state of the IF IC SD (station detect) signal, and only if the SD signal is present, turn on the IF counter buffer output and perform an IF count operation. Methods in which autosearch operations are implemented only using the IF count may incorrectly stop at frequencies where no station is present due to leakage from the IF counter buffer.

### 4. Using the DO pin

At times other than data output mode, the DO pin can also be used to check for general-purpose counter count operation completion, to output the unlock state detection signal, and to check for changes in the input pins. Note that the states of the input pins (I/O-1 and I/O-2) can be input to the system microcontroller through the DO pin.

### 5. Power supply pins

Capacitors must be inserted between the  $V_{DD}$  and  $V_{SSd}$  power supply pins to reduce noise. These capacitors must be located as close to the  $V_{DD}$  and  $V_{SSd}$  pins as possible.

### 6. Notes on VCO design

The VCO (local oscillator) must be designed so that the VCO oscillation does not stop if the control voltage (Vtune) becomes 0 V. If it is possible for this oscillator to stop, use the charge pump control data (DLC) to forcible set Vtune to  $V_{CC}$  temporarily to prevent the PLL circuit from deadlocking. (This function is called a deadlock clear circuit.)

### 7. Notes on the PD pin

When switching from the LC72146 (5 V system) to this IC (3 V system), the charge pump output voltage will be reduced, thus reducing the loop gain. Thus various aspects of the circuit, such as the loop filter coefficients, and the locking time (the SD wait time) must be reviewed.

### 8. Microcontroller interface

Although this IC is a 3 V system IC, it can accept 5 V system inputs over the microcontroller interface (the CE, DI, and CL pins).

Pin states after a power-on reset



O: Open, L: Low, F: Floating

### **Sample Application Circuit**



- Specifications of any and all SANYO products described or contained herein stipulate the performance, characteristics, and functions of the described products in the independent state, and are not guarantees of the performance, characteristics, and functions of the described products as mounted in the customer's products or equipment. To verify symptoms and states that cannot be evaluated in an independent device, the customer should always evaluate and test devices mounted in the customer's products or equipment.
- SANYO Electric Co., Ltd. strives to supply high-quality high-reliability products. However, any and all semiconductor products fail with some probability. It is possible that these probabilistic failures could give rise to accidents or events that could endanger human lives, that could give rise to smoke or fire, or that could cause damage to other property. When designing equipment, adopt safety measures so that these kinds of accidents or events cannot occur. Such measures include but are not limited to protective circuits and error prevention circuits for safe design, redundant design, and structural design.
- In the event that any or all SANYO products (including technical data, services) described or contained herein are controlled under any of applicable local export control laws and regulations, such products must not be exported without obtaining the export license from the authorities concerned in accordance with the above law.
- No part of this publication may be reproduced or transmitted in any form or by any means, electronic or mechanical, including photocopying and recording, or any information storage or retrieval system, or otherwise, without the prior written permission of SANYO Electric Co., Ltd.
- Any and all information described or contained herein are subject to change without notice due to product/technology improvement, etc. When designing equipment, refer to the "Delivery Specification" for the SANYO product that you intend to use.
- Information (including circuit diagrams and circuit parameters) herein is for example only; it is not guaranteed for volume production. SANYO believes information herein is accurate and reliable, but no guarantees are made or implied regarding its use or any infringements of intellectual property rights or other rights of third parties.

This catalog provides information as of April, 2002. Specificati subject to change without notice.

ons and information herein are