- 2.8 V 5.5 V Input Voltage Range
- Programmable Dual Output Controller Supports Popular DSP and Microcontroller Core and I/O Voltages
  - Switching Regulator Controls Core Voltage
  - Low Dropout Controller Regulates I/O Voltage
- Programmable Slow-Start Ensures Simultaneous Powerup of Both Outputs
- Power Good Output Monitors Both Outputs
- Fast Ripple Regulator Reduces Bulk Capacitance for Lower System Costs
- ±1.5% Reference Voltage Tolerance
- Efficiencies Greater than 90%
- Overvoltage, Undervoltage, and Adjustable Overcurrent Protection
- Drives Low-Cost Logic Level N-Channel MOSFETs Through Entire Input Voltage Range
- Evaluation Module TPS56300EVM-139 Available



PowerPAD<sup>™</sup> Package

## description

The high performance TPS56300 synchronous-buck regulator provides two supply voltages to power the core and I/O of digital signal processors, such as the 'C6000 family. The ripple regulator, using hysteretic control with droop compensation, is configured for the core voltage and features fast transient response time reducing output bulk capacitance (continued).

### typical design





Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of is a reasonable of the semiconductor products and disclaimers thereto appears at the end of this data sheet.



Copyright © 2000, Texas Instruments Incorporated

SLVS261B - DECEMBER 1999 - SEPTEMBER 2000

### description (continued)

The LDO controller drives an external N-channel power MOSFET and functions as an LDO regulator, suitable for powering the I/O or as a power distribution switch. To promote better system reliability during power up, voltage sequencing and protection are controlled such that the core and I/O power up together with the same slow-start voltage. At power down, the LDO and ripple regulator are discharged towards ground for added protection. The TPS56300 also includes inhibit, slowstart, and under-voltage lockout features to aide in controlling power sequencing. A tri-level voltage identification network (VID) sets both regulated voltages to any of 9 preset voltage pairs from 1.3 V to 3.3 V. Other voltages are possible by implementing an external voltage divider. Strong MOSFET drivers, with a typical peak current rating of 2-A sink and source are included on chip, enabling high system currents beyond 30 A. The high-side driver features a floating bootstrap driver with the internal bootstrap synchronous rectifier. Many protection features are incorporated within the device to ensure better system integrity. An open-drain output POWER GOOD status circuit monitors both output voltages, and is pulled low if either output fall below the threshold. An over current shutdown circuit protects the high-side power MOSFET against short-to-ground faults at load or the phase node, while over voltage protection turns off the output drivers and LDO controller if either output exceeds its threshold. Under voltage protection turns off the high-side and low-side MOSFET drivers and the LDO controller if either output is 25% below V<sub>RFF</sub>. Lossless current-sensing is done by detecting the drain-source voltage drop across the high-side power MOSFET while it is conducting. The TPS56300 is fully compliant with TI DSP power requirements such as the 'C6000 family.

|                | PACKAGES        |                           |  |  |  |  |  |  |
|----------------|-----------------|---------------------------|--|--|--|--|--|--|
| Тյ             | TSSOP†<br>(PWP) | EVALUATION MODULE         |  |  |  |  |  |  |
| –40°C to 125°C | TPS56300PWP     | TPS56300EVM-139 (SLVP139) |  |  |  |  |  |  |

AVAILABLE OPTIONS

<sup>†</sup> The PWP package is also available taped and reel. To order, add an R to the end of the part number (e.g., TPS56300PWPR).



functional block diagram





## **Terminal Functions**

| TERMINAL          |     |                                                                                                                                                                                                                                                                                                                 |
|-------------------|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NAME              | NO. | DESCRIPTION                                                                                                                                                                                                                                                                                                     |
| VID0              | 1   | Voltage Identification input 0. VID pins are tri-level programming pins that set the output voltages for both convert-<br>ers. The code pattern for setting the output voltage is located in table 1. The VID pins are internally pulled to<br>Vbias/2, allowing floating voltage set to logic 1 (see table 1). |
| VID1              | 2   | Voltage Identification input 1 (see VID0 above and table 1).                                                                                                                                                                                                                                                    |
| SLOWST            | 3   | Slow start (soft start). A capacitor from pin 3 to GND sets the slowstart time for VOUT-RR and VOUT-LDO. Both supplies will ramp-up together while tracking the slow-start voltage.                                                                                                                             |
| VHYST             | 4   | Hysteresis set pin. The hysteresis is set by $2 \times (VREFB - Vhyst)$ .                                                                                                                                                                                                                                       |
| VREFB             | 5   | Buffered ripple regulator reference voltage from VID network.                                                                                                                                                                                                                                                   |
| VSEN-RR           | 6   | Ripple regulator VOLTAGE SENSE input. This pin is connected to the ripple regulator output. It is used to sense the ripple regulator voltage for regulation, OVP, UVP, and Powergood functions It is recommended that an RC low pass filter be connected at this pin to filter high frequency noise.            |
| ANAGND            | 7   | Analog ground                                                                                                                                                                                                                                                                                                   |
| BIAS              | 8   | Analog BIAS pin. Recommended that a 1-µF capacitor be connected to ANAGND.                                                                                                                                                                                                                                      |
| VLDODRV           | 9   | Output of charge pump generated through bootstrap diode. Approximately equal to VDRV + $V_{IN}$ – 300mV. Used as supply for LDO driver and Bias regulator. Recommended that a 1- $\mu$ F capacitor be connected to DRVGND.                                                                                      |
| CPC1              | 10  | Connect one end of Charge pump capacitor. Recommended that a $1-\mu F$ capacitor be connected from CPC1 to CPC2.                                                                                                                                                                                                |
| VCC               | 11  | 3.3 V or 5 V supply (2.8 V – 5.5 V). Recommended that a low ESR capacitor be connected directly from V <sub>CC</sub> to DRVGND. (Bulk capacitors supplied at power stage input).                                                                                                                                |
| CPC2              | 12  | Other end of charge pump capacitor from CPC1.                                                                                                                                                                                                                                                                   |
| VDRV              | 13  | Regulated output of internal charge pump. Supplies DRIVE charge for the low-side MOSFET driver (5V). Recommended that a $10-\mu$ F capacitor be connected to DRVGND.                                                                                                                                            |
| DRVGND            | 14  | Drive ground. Ground for FET drivers. Connect to source of low-side FET.                                                                                                                                                                                                                                        |
| LOWDR             | 15  | Low drive. Output drive to synchronous rectifier low-side FET.                                                                                                                                                                                                                                                  |
| BOOTLO            | 16  | Bootstrap low. This pin connects to the junction of the high-side and low-side FETs.                                                                                                                                                                                                                            |
| BOOT              | 17  | Bootstrap pin. Connect a 1- $\mu$ F low ESR capacitor to BOOTLO to generate floating drive for the high-side FET driver.                                                                                                                                                                                        |
| HIGHDR            | 18  | High drive. Output drive to high-side power switching FETs                                                                                                                                                                                                                                                      |
| LOSENSE/<br>LOHIB | 19  | Low sense/low-side inhibit. This pin is connected to the junction of the high and low-side FETs and is used in cur-<br>rent sensing and the anti-cross-conduction to eliminate shoot-through current.                                                                                                           |
| HISENSE           | 20  | High current sense. For current sensing across high-side FETs, connect to the drain of the high-side FETs.                                                                                                                                                                                                      |
| IOUTLO            | 21  | Current sense low output. Voltage on this pin is the voltage on the LOSENSE pin when the high-side FETs are on.                                                                                                                                                                                                 |
| INHIBIT           | 22  | Inhibits the drive signals to the MOSFET drivers. IC is in low Iq state if INHIBIT is grounded. It is recommended that an external pullup resistor be connected to 5 V.                                                                                                                                         |
| NGATE-LDO         | 23  | Drives external N-channel power MOSFET to regulate LDO voltage to VREF-LDO.                                                                                                                                                                                                                                     |
| VSEN-LDO          | 24  | LDO voltage sense. This pin is connected to the LDO output. It is used to sense the LDO voltage for regulation, OVP, UVP, and power good functions.                                                                                                                                                             |
| PWRGD             | 25  | Power good. Power good signal goes high when output voltage is about 93% of V <sub>REF</sub> for both ripple regulator and LDO. This is an open-drain output.                                                                                                                                                   |



### **Terminal Functions (continued)**

| TERMINAL |                                                                   |     | DECODIDATION                                                                                                                                                                                                                                                              |
|----------|-------------------------------------------------------------------|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NAME     | NO.                                                               | I/O | DESCRIPTION                                                                                                                                                                                                                                                               |
| IOUT     | the high-side FETs on-resistance. The vo                          |     | Current signal output. Output voltage on this pin is proportional to the load current as measured across the high-side FETs on-resistance. The voltage on this pin equals $2 \times R_{ON} \times IOUT$ , where Ron is the equivalent on-resistance of the high-side FETs |
| OCP      | P 27 Over current protection. Current lin<br>IOUT pin and ANAGND. |     | Over current protection. Current limit trip point for ripple regulator is set with a resistor divider between IOUT pin and ANAGND.                                                                                                                                        |
| DROOP    | 28 Droop voltage. Voltage input used to se                        |     | Droop voltage. Voltage input used to set the amount of output voltage droop as a function of load current.<br>The amount of droop compensation is set with a resistor divider between the IOUT pin and ANAGND.                                                            |

## Table 1. Voltage Identification Code§¶

| VID Ter | minals <sup>†</sup> | VREF-RR‡ | VREF-LDO <sup>‡</sup> |  |  |
|---------|---------------------|----------|-----------------------|--|--|
| VID1    | VID0                | (Vdc)    | (Vdc)                 |  |  |
| 0       | 0                   | 1.30     | 1.5                   |  |  |
| 0       | 1                   | 1.50     | 1.80                  |  |  |
| 0       | 2                   | 1.30     | 1.80                  |  |  |
| 1       | 0                   | 1.80     | 3.30                  |  |  |
| 1       | 1                   | 1.30     | 1.30                  |  |  |
| 1       | 2                   | 2.50     | 3.30                  |  |  |
| 2       | 0                   | 1.30     | 2.50                  |  |  |
| 2       | 1                   | 1.50     | 3.30                  |  |  |
| 2       | 2                   | 1.80     | 2.50                  |  |  |

<sup>†</sup>0 = ground (GND), 1 = floating(Vbias/2), 2 = (Vbias)

‡ RR = Ripple Regulator, LDO = Low Drop-Out Regulator

§ Vbias/2 is internal, leave VID pin floating. Adding an external 0.1-μF capacitor to ANAGND may be used to avoid erroneous level.

 $\P$  External resistors may be used as a voltage divider (from V\_OUT to VSEN-xx to Gnd) to program output voltages to other values.



## absolute maximum ratings over operating virtual junction temperature (unless otherwise noted)<sup>†</sup>

| Supply voltage range, V <sub>CC</sub> (see Note1) -0.3 V to 6 V   Input voltage range: VDRV -0.3 V to 7 V   BOOT to DRVGND (High-side Driver ON) -0.3 V to 15 V   BOOT to BOOTLO -0.3 V to 7 V   BOOT to HIGHDRV -0.3 V to 7 V   BOOTLO to DRVGND -0.3 V to 7 V   BIAS to ANAGND -0.3 V to 7 V   INHIBIT -0.3 V to 7 V   DROOP -0.3 V to 7 V   OCP -0.3 V to 7 V   VID0, VID1 (tri-level terminals) -0.3 V to VBIAS + 0.3 V   PWRGD -0.3 V to 6 V |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| BOOT to DRVGND (High-side Driver ON) -0.3 V to 15 V   BOOT to BOOTLO -0.3 V to 7 V   BOOT to HIGHDRV -0.3 V to 7 V   BOOTLO to DRVGND -0.5 V to 15 V   DRV to DRVGND -0.3 V to 7 V   BIAS to ANAGND -0.3 V to 7 V   DROOP -0.3 V to 7 V   OCP -0.3 V to 7 V   VID0, VID1 (tri-level terminals) -0.3 V to VBIAS + 0.3 V                                                                                                                                                                                                                               |
| BOOT to BOOTLO -0.3 V to 7 V   BOOT to HIGHDRV -0.3 V to 7 V   BOOTLO to DRVGND -0.5 V to 15 V   DRV to DRVGND -0.3 V to 7 V   BIAS to ANAGND -0.3 V to 7 V   INHIBIT -0.3 V to 7 V   DROOP -0.3 V to 7 V   OCP -0.3 V to 7 V   VID0, VID1 (tri-level terminals) -0.3 V to VBIAS + 0.3 V                                                                                                                                                                                                                                                             |
| BOOT to HIGHDRV -0.3 V to 7 V   BOOTLO to DRVGND -0.5 V to 15 V   DRV to DRVGND -0.3 V to 7 V   BIAS to ANAGND -0.3 V to 7 V   INHIBIT -0.3 V to 7 V   DROOP -0.3 V to 7 V   OCP -0.3 V to 7 V   VID0, VID1 (tri-level terminals) -0.3 V to VBIAS + 0.3 V                                                                                                                                                                                                                                                                                            |
| BOOTLO to DRVGND -0.5 V to 15 V   DRV to DRVGND -0.3 V to 7 V   BIAS to ANAGND -0.3 V to 7 V   INHIBIT -0.3 V to 7 V   DROOP -0.3 V to 7 V   OCP -0.3 V to 7 V   VID0, VID1 (tri-level terminals) -0.3 V to VBIAS + 0.3 V                                                                                                                                                                                                                                                                                                                            |
| DRV to DRVGND -0.3 V to 7 V   BIAS to ANAGND -0.3 V to 7 V   INHIBIT -0.3 V to 7 V   DROOP -0.3 V to 7 V   OCP -0.3 V to 7 V   VID0, VID1 (tri-level terminals) -0.3 V to VBIAS + 0.3 V                                                                                                                                                                                                                                                                                                                                                              |
| BIAS to ANAGND -0.3 V to 7 V   INHIBIT -0.3 V to 7 V   DROOP -0.3 V to 7 V   OCP -0.3 V to 7 V   VID0, VID1 (tri-level terminals) -0.3 V to VBIAS + 0.3 V                                                                                                                                                                                                                                                                                                                                                                                            |
| INHIBIT                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| DROOP                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| OCP                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| VID0, VID1 (tri-level terminals)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| PWRGD                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| LOSENSE, LOHIB                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| IOUTLO                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| HISENSE                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| VSEN–LDO                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| VSEN-RR                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| Voltage difference between ANAGND and DRVGND ±300 mV                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| Continuous total power dissipation See Dissipation Rating Table                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| Operating virtual junction temperature range, T <sub>J</sub> –40°C to 125°C                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| Storage temperature range, $T_{stg}$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| Lead temperature soldering 1,6 mm (1/16 inch) from case for 10 seconds                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |

<sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

NOTE 1: Unless otherwise specified, all voltages are with respect to ANAGND.

#### DISSIPATION RATING TABLE

| PWP                | T <sub>A</sub> < 25°C | Derating Factor <sup>‡</sup> | T <sub>A</sub> = 70°C | T <sub>A</sub> = 85°C |
|--------------------|-----------------------|------------------------------|-----------------------|-----------------------|
| PowerPAD mounted   | 3.58 W                | 0.0358 W/°C                  | 1.96 W                | 1.43 W                |
| PowerPAD unmounted | 1.78 W                | 0.0178 W/°C                  | 0.98 W                | 0.71 W                |

#### JUNCTION-CASE THERMAL RESISTANCE TABLE

| Junction-case thermal resistance | 0.72 °C/W |
|----------------------------------|-----------|
|----------------------------------|-----------|

- <sup>‡</sup> Test Board Conditions:
  - Conditions:
  - 1. Thickness: 0.062"
  - 2. 3"x 3" (for packages < 27 mm long)
  - 3. 4" x 4" (for packages > 27 mm long)
  - 4. 2 oz. Copper traces located on the top of the board (0.071 mm thick )
  - 5. Copper areas located on the top and bottom of the PCB for soldering
  - 6. Power and ground planes, 1oz. Copper (0.036 mm thick)
  - 7. Thermal vias, 0.33 mm diameter, 1.5 mm pitch
  - 8. Thermal isolation of power plane

For more information, refer to TI technical brief SLMA002.



# electrical characteristics $T_J$ = –40° to 125°C, $V_{CC}$ = 2.8 V to 5.5 V (unless otherwise noted)

### input

| PARAMETER                            | CONDITIONS                              | MIN | TYP | MAX | UNITS |
|--------------------------------------|-----------------------------------------|-----|-----|-----|-------|
| V <sub>CC</sub> Supply voltage range |                                         | 2.8 | 3.3 | 5.5 | V     |
| ICC Quiescent current                | INHIBIT = 0 V,<br>V <sub>CC</sub> = 5 V |     | 15  |     | mA    |

NOTE 2. Ensured by design, not production tested.

#### reference/voltage identification

| PARAMETER                            | CONDITIONS | MIN                      | TYP | MAX                      | UNITS |
|--------------------------------------|------------|--------------------------|-----|--------------------------|-------|
| D0–D1 High level input voltage (2)   |            | Vbias – 0.3 V            |     |                          | V     |
| D0–D1 Mid level floating voltage (1) |            | $\frac{V_{bias}}{2} - 1$ |     | $\frac{V_{bias}}{2} + 1$ | V     |
| D0–D1 Low level input voltage (0)    |            |                          |     | 0.3                      | V     |
| Input pull-to-mid resistance         |            | 36.5                     | 73  | 95                       | KΩ    |

#### cumulative reference

| PARAMETER                            |                                                                                                    | CONDITIONS                                                     | MIN  | TYP  | MAX | UNITS |  |
|--------------------------------------|----------------------------------------------------------------------------------------------------|----------------------------------------------------------------|------|------|-----|-------|--|
| Cumulative accuracy ripple regulator | V <sub>REF</sub> = 1.3 V,<br>T <sub>J</sub> = 25°C                                                 | Hysteresis window = 30 mV,                                     | -1.3 | 0.25 | 1.3 |       |  |
|                                      | $V_{\text{REF}} = 1.3 \text{ V},$ Hysteresis window = 30 mV,<br>T <sub>J</sub> = -40°C, See Note 2 |                                                                |      | -0.2 |     | %     |  |
|                                      | $V_{REF}$ = full range, Hysteresis window = 30 mV,<br>Droop = 0, See Note 2                        |                                                                | -1.5 |      | 1.5 |       |  |
|                                      | $V_{REF} = 1.3 V,$<br>Closed Loop,<br>$T_{J} = 25^{\circ}C,$                                       | I <sub>O</sub> =0.1 A,<br>Pass device = IRFZ24N,<br>See Note 2 | -2   |      | 2   |       |  |
| Cumulative accuracy LDO              | V <sub>REF</sub> = full range,<br>Closed Loop,<br>See Note 2                                       | I <sub>O</sub> =0.1 A,<br>Pass device = IRFZ24N,               | -2.5 |      | 2.5 | %     |  |

NOTE 2. Ensured by design, not production tested.

## hysteretic comparator(ripreg)

| PARAMETER                                                                        | CONDITIONS                                                        | MIN  | TYP | MAX | UNITS |
|----------------------------------------------------------------------------------|-------------------------------------------------------------------|------|-----|-----|-------|
| Input bias current                                                               | See Note 2                                                        |      |     | 500 | nA    |
| Hysteresis accuracy                                                              | VVREFB - VVHYST = 15 mV,<br>Hysteresis window = 30mV              | -3.5 |     | 3.5 | mV    |
| Maximum hysteresis setting                                                       | VVREFB - VVHYST = 30 mV, See Note 2                               | 60   |     |     | mV    |
| Propagation delay time from VSENSE to<br>HIGHDR or LOWDR<br>(excluding deadtime) | 10 mV overdrive, 1.3 V <= V <sub>REF</sub> <= 3.3 V<br>See Note 2 |      | 150 | 250 | ns    |
| Prefilter pole frequency                                                         | See Note 2                                                        |      | 5   |     | MHz   |



SLVS261B - DECEMBER 1999 - SEPTEMBER 2000

# electrical characteristics $T_J$ = –40° to 125°C, $V_{CC}$ = 2.8 V to 5.5 V (unless otherwise noted)

#### overvoltage protection

| PARAMETER                                                        | C                                     | ONDITIONS  | MIN  | TYP | MAX | UNITS |
|------------------------------------------------------------------|---------------------------------------|------------|------|-----|-----|-------|
| OVP ripple regulator trip point (RR)                             | Upper threshold                       |            | 112  | 115 | 120 | %VREF |
| Hysteresis (RR)                                                  | Upper threshold – lower<br>See Note 2 | threshold, |      | 10  |     | mV    |
| Comparator propagation delay time (RR)                           | Voverdrive = 30mV,                    | See Note 2 |      | 1   |     | μs    |
| Deglitch time (includes comparator propagation delay time) (RR)  | V <sub>overdrive</sub> = 30mV,        | See Note 2 | 2.25 |     | 11  | μs    |
| OVP LDO trip point (LDO)                                         | Upper threshold                       |            | 112  | 115 | 120 | %VREF |
| Hysteresis (LDO)                                                 | Upper threshold – lower<br>See Note 2 | threshold, |      | 10  |     | mV    |
| Comparator propagation delay time (LDO)                          | V <sub>overdrive</sub> = 50mV,        | See Note 2 |      | 1   |     | μs    |
| Deglitch time (includes comparator propagation delay time) (LDO) | V <sub>overdrive</sub> = 50mV,        | See Note 2 | 2.25 |     | 11  | μs    |

NOTE 2. Ensured by design, not production tested.

#### undervoltage protection

| PARAMETER                                                        | C                                       | ONDITIONS  | MIN | TYP | MAX | UNITS             |
|------------------------------------------------------------------|-----------------------------------------|------------|-----|-----|-----|-------------------|
| UVP ripple regulator trip point (RR)                             | Lower threshold                         |            | 70  | 75  | 80  | %V <sub>REF</sub> |
| Hysteresis (RR)                                                  | Upper threshold – lower t<br>See Note 2 | threshold, |     | 10  |     | mV                |
| Comparator propagation delay time (RR)                           | Voverdrive = 50mV,                      | See Note 2 |     | 1   |     | μs                |
| Deglitch time (includes comparator propagation delay time) (RR)  | V <sub>overdrive</sub> = 50mV,          | See Note 2 | 0.1 |     | 1   | ms                |
| UVP LDO trip point (LDO)                                         | Lower threshold                         |            | 70  | 75  | 80  | %VREF             |
| Hysteresis (LDO)                                                 | Upper threshold – lower t<br>See Note 2 | threshold, |     | 10  |     | mV                |
| Comparator propagation delay time (LDO)                          | V <sub>overdrive</sub> = 50mV,          | See Note 2 |     | 1   | -   | μs                |
| Deglitch time (includes comparator propagation delay time) (LDO) | V <sub>overdrive</sub> = 50mV,          | See Note 2 | 0.1 |     | 1   | ms                |

NOTE 2. Ensured by design, not production tested.

#### inhibit comparator

| PARAMETER               |                        | CONDITIONS | MIN  | TYP | MAX  | UNITS |
|-------------------------|------------------------|------------|------|-----|------|-------|
| Of and there are a list |                        |            |      | 2.1 | 2.35 |       |
| Start threshold         | $T_J = -40^{\circ}C$ , | See Note 2 |      | 2.1 |      | V     |
| Stop threshold          |                        |            | 1.79 |     |      | V     |

NOTE 2. Ensured by design, not production tested.

#### **VDRV UVLO**

| PARAMETER       | CONDITIONS | MIN | TYP  | MAX | UNITS |
|-----------------|------------|-----|------|-----|-------|
| Start threshold | See Note 2 |     |      | 4.9 | V     |
| Hysteresis      | See Note 2 | 0.3 | 0.35 |     | V     |
| Stop threshold  | See Note 2 | 4.4 |      |     | V     |



## electrical characteristics $T_J = -40^\circ$ to $125^\circ$ C, $V_{CC} = 2.8$ V to 5.5 V (unless otherwise noted)

#### slowstart

| PARAMETER                       | CONDITIONS                                                                                                                   | MIN  | TYP | MAX  | UNITS |
|---------------------------------|------------------------------------------------------------------------------------------------------------------------------|------|-----|------|-------|
| Charge current                  | $V_{(S/S)} = 0.5V$ ,<br>Resistance from VREFB pin to ANAGND = 20 k $\Omega$<br>VREFB = 1.3 V, Ichg = (I <sub>VREFB</sub> /5) | 10.4 | 13  | 15.6 | μA    |
| Discharge current               | V(S/S) = 1.3 V                                                                                                               | 3    |     |      | mA    |
| Comparator input offset voltage |                                                                                                                              |      |     | 10   | mV    |
| Comparator input bias current   | See Note 2                                                                                                                   |      | 10  | 100  | nA    |
| Hysteresis accuracy             |                                                                                                                              | -7.5 |     | 7.5  | mV    |
| Comparator propagation delay    | Overdrive = 10 mV, See Note 2                                                                                                |      | 560 | 1000 | ns    |

NOTE 2. Ensured by design, not production tested.

#### $V_{CC}$ UVLO

| PARAMETER       | CONDITIONS                        | MIN  | TYP  | MAX  | UNITS |
|-----------------|-----------------------------------|------|------|------|-------|
|                 | See Note 2                        |      | 2.72 | 2.80 |       |
| Start threshold | $T_J = -40^{\circ}C$ , See Note 2 |      | 2.71 |      | V     |
| Stop threshold  | See Note 2                        | 2.48 |      |      | V     |

NOTE 2. Ensured by design, not production tested.

#### power good

| PARAMETER                                                          | CONDITIONS                             | MIN | TYP | MAX  | UNITS             |
|--------------------------------------------------------------------|----------------------------------------|-----|-----|------|-------------------|
| Undervoltage trip point ripple regulator                           | VIN and VDRV above UVLO thresholds     | 90  | 93  | 95   |                   |
| (VSENSE-RR)                                                        | $T_J = -40^{\circ}C$ , See Note 2      |     | 93  |      | <sup>%V</sup> REF |
| Undervoltage trip point LDO                                        | VIN and VDRV above UVLO thresholds     | 90  | 93  | 95   | 0())              |
| VSENSE-LDO)                                                        | $T_J = -40^{\circ}C$ , See Note 2      |     | 93  |      | <sup>%V</sup> REF |
| Output saturation voltage                                          | IO=5 mA                                |     | 0.5 | 0.75 | V                 |
| Leakage current                                                    | $V_{PGD} = 4.5V$                       |     | 1   |      | μA                |
| I hartana da                                                       | V <sub>REF</sub> = 1.3V, 1.5V, or 1.8V |     | 50  | 75   | mV                |
| Hysteresis                                                         | V <sub>REF</sub> = 2.5V, or 3.3V       |     | 100 | 125  | mV                |
| Comparator high–low transition time (propagation delay only)       | See Note 2                             |     | 1   |      | μs                |
| Comparator low-high transition time (propagation delay + deglitch) | See Note 2                             | 0.2 | 1   | 2    | ms                |

NOTE 2. Ensured by design, not production tested.

#### droop compensation

| PARAMETER        | CONDITIONS                 | MIN | TYP | MAX | UNITS |
|------------------|----------------------------|-----|-----|-----|-------|
| Initial accuracy | V <sub>DROOP</sub> = 50 mV | 46  |     | 54  | mV    |

#### overcurrent protection (RR)

| PARAMETER                                                     | CONDITIONS                                | MIN  | TYP | MAX | UNITS |
|---------------------------------------------------------------|-------------------------------------------|------|-----|-----|-------|
| OCP trip point                                                |                                           | 118  | 130 | 142 | mV    |
| Input bias current                                            |                                           |      |     | 300 | nA    |
| Comparator propagation delay time                             | Voverdrive = 30mV, See Note 2             |      | 1   |     | μs    |
| Deglitch time (includes comparator<br>propagation delay time) | V <sub>overdrive</sub> = 30mV, See Note 2 | 2.25 |     | 11  | μs    |



# electrical characteristics $T_J$ = –40° to 125°C, $V_{CC}$ = 2.8 V to 5.5 V (unless otherwise noted)

### high-side VDS sensing

| PARAMETER                                  | COND                                                                             | ITIONS                              | MIN  | TYP | MAX  | UNITS        |
|--------------------------------------------|----------------------------------------------------------------------------------|-------------------------------------|------|-----|------|--------------|
| Gain                                       |                                                                                  |                                     |      | 2   |      | V/V          |
| Initial accuracy                           | VHISENSE = 3.3 V,<br>Differential input to Vds sensi                             | VIOUTLO = 3.2 V,<br>ng amp = 100 mV | 194  |     | 208  | mV           |
| Common-mode rejection ratio                | VHISENSE=2.8 V to 5.5 V,<br>VHISENSE <sup></sup> VIOUTLO=100                     | mV                                  | 69   | 75  |      | dB           |
| Sink current (IOUTLO)                      | 2.8 V < V <sub>IOUTLO</sub> < 5.5 V                                              |                                     |      |     | 250  | nA           |
| Source current (IOUT)                      | VIOUT = 0.5 V,<br>VIOUTLO=2.8 V                                                  | VHISENSE=3.3 V,                     | 500  |     |      | μΑ           |
| Sink current (IOUT)                        | V <sub>IOUT</sub> = 0.05 V,<br>V <sub>IOUTLO</sub> =3.3 V                        | VHISENSE=3.35 V,                    | 50   |     |      | μΑ           |
|                                            | VHISENSE=5.5 V,                                                                  | $R_{IOUT} = 10 \ k\Omega$           | 0    |     | 1.75 |              |
| Output voltage swing                       | VHISENSE=4.5 V,                                                                  | $R_{IOUT}$ = 10 k $\Omega$          | 0    |     | 1.5  | V            |
|                                            | VHISENSE=3 V,                                                                    | $R_{IOUT}$ = 10 k $\Omega$          | 0    |     | 0.75 |              |
| LOSENSE high level input voltage           | VHISENSE=2.8 V,                                                                  | See Note 2                          | 1.77 |     |      | V            |
| LOSENSE low level input voltage            | VHISENSE=2.8 V,                                                                  | See Note 2                          |      |     | 1.49 | V            |
| LOSENSE high level input voltage           | VHISENSE=4.5 V,                                                                  | See Note 2                          | 2.85 |     |      | V            |
| LOSENSE low level input voltage            | VHISENSE=4.5 V,                                                                  | See Note 2                          |      |     | 2.4  | V            |
| LOSENSE high level input voltage           | V <sub>HISENSE</sub> =5.5 V,                                                     | See Note 2                          | 3.80 |     |      | V            |
| LOSENSE low level input voltage            | V <sub>HISENSE</sub> =5.5 V,                                                     | See Note 2                          |      |     | 3.2  | V            |
|                                            | VHISENSE = 6 V,                                                                  | See Note 2                          | 70   |     | 90   |              |
|                                            | VHISENSE = 4.5 V,                                                                | See Note 2                          | 80   |     | 100  | 1            |
| Sample/hold resistance                     | VHISENSE = 3.6 V,                                                                | See Note 2                          | 90   |     | 120  | Ω            |
|                                            | VHISENSE = 2.8 V,                                                                | See Note 2                          | 120  |     | 180  | 1            |
|                                            | VHISENSE = 2.55 V,<br>VIOUTLO pulsed from 2.55 V<br>100 ns rise and fall times,  | / to 2.45 V,<br>See Note 2          |      |     | 4    |              |
| Response time (measured from 90% of        | VHISENSE = 2.8 V,<br>VIOUTLO pulsed from 2.8 V to<br>100 ns rise and fall times, | to 2.7 V,<br>See Note 2             |      |     | 3.5  |              |
| VIOUTLO to 90% of VIOUT)                   | VHISENSE = 4.5 V,<br>VIOUTLO pulsed from 4.5V to<br>100 ns rise and fall times,  | o 4.4V,<br>See Note 2               |      |     | 3    | μs<br>3<br>3 |
|                                            | VHISENSE = 5.5 V,<br>VIOUTLO pulsed from 5.5 V to<br>100 ns rise and fall times, | to 5.9 V,<br>See Note 2             |      |     | 3    |              |
| Short circuit protection rising edge delay | LOSENSE grounded,                                                                | See Note 2                          | 300  |     | 500  | ns           |
| Sample/hold switch turnon/turnoff delay    | 2.8V < V <sub>HISENSE</sub> < 5.5V,<br>VLOSENSE = VHISENSE,                      | See Note 2                          | 30   |     | 100  | ns           |



## electrical characteristics $T_J = -40^\circ$ to $125^\circ$ C, $V_{CC} = 2.8$ V to 5.5 V (unless otherwise noted)

#### buffered reference

| PARAMETER             |                                               | CONDITIONS                                           | MIN                       | TYP       | MAX                       | UNITS |
|-----------------------|-----------------------------------------------|------------------------------------------------------|---------------------------|-----------|---------------------------|-------|
|                       | IREFB=50 μA,                                  | Accuracy from VREF nominal                           | V <sub>REF</sub><br>-1.5% | VREF      | V <sub>REF</sub><br>+1.5% | N     |
| VREFB output voltage  | $I_{REFB}$ =50 µA,<br>T <sub>J</sub> = -40°C, | Accuracy from V <sub>REF</sub> nominal<br>See Note 2 |                           | VREF-0.6% |                           |       |
| VREFB load regulation | 10 μA < I <sub>REFB</sub> <                   | 500 μΑ                                               | 2                         |           |                           | mV    |

NOTE 2. Ensured by design, not production tested.

#### thermal shutdown

| CONDITIONS | MIN        | TYP        | MAX            | UNITS          |
|------------|------------|------------|----------------|----------------|
| See Note 2 |            | 145        |                | °C             |
| See Note 2 |            | 10         |                | °C             |
|            | See Note 2 | See Note 2 | See Note 2 145 | See Note 2 145 |

NOTE 2. Ensured by design, not production tested.

#### synch charge pump regulator

| PARAMETER                             | CONDITIONS                                                                                     |            |      | TYP | MAX | UNITS |
|---------------------------------------|------------------------------------------------------------------------------------------------|------------|------|-----|-----|-------|
| Internal oscillator frequency         | $2.8 \text{ V} < \text{V}_{\text{IN}} < 5.5 \text{ V}, \text{I}_{\text{DRV}} = 50 \text{ mA},$ | VDRV=5 V   | 200  | 300 | 400 | kHz   |
| Internal oscillator turnon threshold  | V <sub>CC</sub> above UVLO threshold,                                                          | See Note 2 | 5.05 | 5.2 |     | V     |
| Internal oscillator turnon hysteresis | V <sub>CC</sub> above UVLO threshold,                                                          | See Note 2 |      |     | 20  | mV    |

NOTE 2. Ensured by design, not production tested.

#### hysteretic comparator (charge pump)

| PARAMETER  | CONDITION                 | MIN        | TYP  | MAX | UNITS |    |
|------------|---------------------------|------------|------|-----|-------|----|
| Threshold  | VIN above UVLO threshold, | See Note 2 | 5.05 | 5.2 |       | V  |
| Hysteresis | VIN above UVLO threshold, | See Note 2 |      |     | 20    | mV |

NOTE 2. Ensured by design, not production tested.

#### bias regulator

|                                                                              | PARAMETER      | P | MIN | TYP | MAX | UNITS |
|------------------------------------------------------------------------------|----------------|---|-----|-----|-----|-------|
| Output voltage2.8V < V <sub>IN</sub> < 5.5 V, Rip reg operatingSee Note 36.1 | Output voltage | } |     | 6.1 |     | V     |

NOTE 3. The BIAS regulator is designed to provide a quiet bias supply for TPS56300 controller. External loads should not be driven by the BIAS Regulator.

#### deadtime circuit

| PARAMETER                              | CONDITIONS                                      | MIN | TYP | MAX  | UNITS |
|----------------------------------------|-------------------------------------------------|-----|-----|------|-------|
| LOSENSE/LOHIB high level input voltage | VHISENSE=2.55 V – 5.5 V, See Note 2             | 2.4 |     |      | V     |
| LOSENSE/LOHIB low level input voltage  | VHISENSE=2.55 V – 5.5 V, See Note 2             |     |     | 1.33 | V     |
| LOWDR high level input voltage         | VHISENSE=2.55 V-5.5 V, See Note 2               | 3   |     |      | V     |
| LOWDR low level input voltage          | VHISENSE=2.55 V–5.5 V, See Note 2               |     |     | 1.7  | V     |
| Driver nonoverlap time                 | Clowdr = 9 nF, 10% threshold on LOWDR, VDRV=5 V | 40  |     | 170  | ns    |



SLVS261B - DECEMBER 1999 - SEPTEMBER 2000

## electrical characteristics $T_J = -40^\circ$ to $125^\circ$ C, $V_{CC} = 2.8$ V to 5.5 V (unless otherwise noted)

#### output drivers (see Note 5)

| PARAMETER                          | CONDITIONS                                                                                                                                                                                        | MIN                                            | TYP | MAX | UNITS |  |
|------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------|-----|-----|-------|--|
|                                    | Duty cycle < 2%, tpw < 100 us,<br>VBOOT - VBOOTLO = 4.5V,<br>VHIGHDR = 4V (sink), See Note 2 and Figure 15                                                                                        | 0.7                                            | 2   |     |       |  |
| Deckeration                        | $\label{eq:bound} \begin{array}{llllllllllllllllllllllllllllllllllll$                                                                                                                             | 1.2                                            | 2   |     |       |  |
| Peak output current                | Duty cycle < 2%, tpw < 100 $\mu$ s,<br>V <sub>DRV</sub> = 4.5 V, V <sub>LOWDR</sub> = 4 V (sink)<br>See Note 2 and Figure 15                                                                      | 1.3                                            | 2   |     | A     |  |
|                                    | $ \begin{array}{ll} \mbox{Duty cycle < 2\%,} & \mbox{tpw < 100 us,} \\ \mbox{V}_{DRV} = 4.5 \mbox{ V,} & \mbox{V}_{LOWDR} = 0.5 \mbox{ V (src),} \\ \mbox{See Note 2 and Figure 15} \end{array} $ | 4.5 V, V <sub>LOWDR</sub> = 0.5 V (src), 1.4 2 |     |     |       |  |
|                                    | VBOOT - VBOOTLO = 4.5 V, VHIGHDR = 0.5 V<br>See Note 2                                                                                                                                            |                                                |     | 5   |       |  |
| Output resistance                  | VBOOT - VBOOTLO = 4.5V, VHIGHDR = 4 V,<br>See Note 2                                                                                                                                              | IIGHDR = 4 V,                                  |     |     |       |  |
|                                    | V <sub>DRV</sub> = 4.5V, V <sub>LOWDR</sub> = 0.5V, See Note 2                                                                                                                                    |                                                | 9   |     |       |  |
|                                    | V <sub>DRV</sub> = 4.5V, V <sub>LOWDR</sub> = 4V, See Note 2                                                                                                                                      |                                                |     | 45  | 1     |  |
| HIGHDR rise/fall time (see Note 7) | $C_I = 3.3 \text{ nF}, V_{BOOT} = 4.5 \text{V}, V_{BOOTLO} = \text{grounded}$                                                                                                                     |                                                |     | 60  | ns    |  |
| LOWDR rise/fall time (see Note 7)  | $C_{I} = 3.3 \text{ nF},$ $V_{DRV} = 4.5 \text{V}$                                                                                                                                                |                                                |     | 40  | ns    |  |
|                                    | INHIBIT grounded,<br>V <sub>IN</sub> < UVLO; VBOOT=6V,<br>BOOTLO grounded                                                                                                                         |                                                |     | 10  | μA    |  |
| High-side driver quiescent current |                                                                                                                                                                                                   |                                                | 2   |     | mA    |  |

NOTES: 2. Ensured by design, not production tested.

5. The pullup/pulldown circuits of the drivers are bipolar and MOSFET transistors in parallel. The peak output current rating is the combined current from the bipolar and MOSFET transistors. The output resistance is the Rds(on) of the MOSFET transistor when the voltage on the driver output is less than the saturation voltage of the bipolar transistor.

#### LDO N-channel output driver

| PARAMETER                                                                    | CONDITIONS                                                                                                                                                                         | MIN          | TYP | MAX | UNITS       |
|------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------|-----|-----|-------------|
| Peak output current                                                          | $ \begin{array}{ll} V_{LDODRV} = 7.5 \text{V}, & V_{N-DRV} = 3 \text{ V(src)}, \\ V_{IOSENSE} = 0.9 \times V_{LDOREF}, & \text{See Note } 2 \end{array} $                          | 190          | 200 |     | μA          |
|                                                                              | $\label{eq:VLDODRV} \begin{array}{ll} V_{LDODRV} = 7.5 \text{V}, & V_{N-DRV} = 0 \text{ V(snk)}, \\ V_{IOSENSE} = 1.1 \times V_{LDOREF}, & \text{See Note 2} \end{array}$          | 1.5          |     |     | mA          |
| Open loop voltage gain<br>( <sup>V</sup> NGATE–LDO <sup>/ V</sup> SENSE–LDO) | $ \begin{array}{ll} \mbox{V}_{IN} = 5.5 \mbox{ V}, & 7.5 \mbox{ V} \geq \mbox{V}_{NGATE-LDO} \geq 0.5 \mbox{ V}, \\ \mbox{See Note 2} \end{array} $                                | 3000<br>(70) |     |     | V/V<br>(dB) |
| Power supply ripple rejection                                                | $      f=1 \ \text{kHz}, \qquad C_{O}=10 \ \mu\text{F}, \qquad T_{J}=125 \ ^{\circ}\text{C}, \\ 5.5 \ \text{V} \geq \text{V}_{IN} \geq 2.55 \ \text{V}, \qquad \text{See Note 2} $ | 60           |     |     | dB          |



## electrical characteristics $T_J = -40^\circ$ to $125^\circ$ C, $V_{CC} = 2.8$ V to 5.5 V (unless otherwise noted)

| PARAMETER                                                          | CONDITIONS                                 | MIN | TYP | MAX | UNITS |
|--------------------------------------------------------------------|--------------------------------------------|-----|-----|-----|-------|
| $V_{\mbox{SENSE-RR}}$ discharge FET current saturation             | VSENSE-RR = 1.5 \See Note 2                |     | 5   |     | mA    |
| V <sub>SENSE-RR</sub> discharge series resistance (limits current) | INHIBIT = 0 V, V <sub>IN</sub> = 5.5 V     |     | 1   |     | kΩ    |
| VSENSE-RR discharge FET propagation delay time                     | See Note 2                                 |     |     | 100 | ns    |
| VSENSE-LDO discharge FET current saturation                        | V <sub>SENSE-LDO</sub> = 3.3 V, See Note 2 |     | 5   |     | mA    |
| VSENSE-LDO discharge series resistance (limits current)            | INHIBIT = 0 V, V <sub>IN</sub> = 5.5 V,    |     | 1   |     | kΩ    |
| VSENSE-LDO discharge FET propagation delay time                    | See Note 2                                 |     |     | 100 | ns    |

## V<sub>SENSE-RR</sub> and V<sub>SENSE-LDO</sub> discharge

NOTE 2. Ensured by design, not production tested.

### detailed description

#### reference/voltage identification

The reference/voltage identification (VID) section consists of a temperature compensated bandgap reference and a 2-pin voltage selection network. Both ripple regulator and LDO reference voltages are programmed with each VID setting. The 2 VID pins are inputs to the VID selection network and are tri-level inputs that may be set to GND, floating (internally 2.5V), or VDRV. The VID codes allow the controller to power both current and future DSP products. The output voltages may also be programmed by external resistor voltage dividers for any values not included in the VID code settings. Refer to Table 1 for the VID code settings. The output voltages of the VID network, VREF–RR & VREF–LDO, are within 1.5% of the nominal setting for all the VID range of 1.3V to 3.3V. The reference tolerance conditions include a junction temperature range of  $-40^{\circ}$ C to  $+125^{\circ}$ C and a V<sub>CC</sub> supply voltage range of 2.8 V to 5.5 V. The VREF–RR output of the reference/VID network is indirectly brought out through a buffer to the VREFB pin. The voltage on this pin will be within 1.5% of VREF–RR. It is not recommended to drive loads with VREFB, other than setting the hysteresis of the hysteretic comparator, because the current drawn from VREFB sets the charging current for the slowstart capacitor. Refer to the *Slowstart* section for additional information.

#### hysteretic comparator

The hysteretic comparator regulates the output voltage of the synchronous-buck converter. The hysteresis is set by 2 external resistors and is centered around  $V_{REF}$ . The 2 external resistors form a resistor divider from VREFB to ANAGND, and the divided down voltage connects to the VHYST pin. The hysteresis of the comparator will be equal to twice the voltage difference that is across the VREFB and VHYST pins. The propagation delay from the comparator inputs to the driver outputs is 250 ns maximum. The maximum hysteresis setting is 60 mv.

#### low-side driver

The low-side driver is designed to drive low Rds(on) logic-level N-channel MOSFETs. The current rating of the driver is 2 amps typical, source and sink. The bias to the low-side driver is internally connected to the regulated synchronous charge pump output.



### detailed description (continued)

#### high-side driver

The high-side driver is designed to drive low Rds(on) logic-level N-channel MOSFETs. The current rating of the driver is 2 amps typical, source and sink. The high-side driver can be configured either as a floating bootstrap driver or as a ground-reference driver. When configured as a floating driver, the bias voltage to the driver is developed from the charge pump VDRV voltage. The internal synchronous bootstrap rectifier, connected between the VDRV and BOOT pins, is a synchronously-rectified MOSFET for improved drive efficiency. The maximum voltage that can be applied between the BOOT pin and ground is 14 V. The driver can be referenced to ground by connecting BOOTLO to DRVGND, and connecting a voltage  $\geq$  (4.5 V + V<sub>CC</sub>) to the BOOT pin.

#### deadtime control

Deadtime control prevents shoot-through current from flowing through the main power FETs during switching transitions by actively controlling the turn-on time of the MOSFET drivers. The high-side driver is not allowed to turn on until the gate drive voltage to the low-side FET is below 1 V, and the low-side driver is not allowed to turn on until the voltage at the junction of the 2 FETs (Vphase) is below 2 V.

#### current sensing

Current sensing is achieved by sampling and holding the voltage across the high-side power FET while the high-side FET is on. The sampling network consists of an internal  $60-\Omega$  switch and an external hold capacitor. Internal logic controls the turnon and turnoff of the sample/hold switch such that the switch does not turn on until the Vphase voltage transitions high, and the switch turns off when the input to the high-side driver goes low. Thus sampling will occur only when the high-side FET is conducting current. The voltage on the IOUT pin equals 2 times the sensed high-side voltage.

#### droop compensation

The droop compensation network reduces the load transient overshoot / undershoot on VOUT, relative to VREF (see application information for more details). VOUT is programmed to a voltage greater than VREF by an external resistor divider from VOUT to the VSENSE pin to reduce the undershoot on VOUT during a low to high load transient. The overshoot during a high to low load transient is reduced by subtracting the voltage that is on the DROOP pin from V<sub>REF</sub>. The voltage on the IOUT pin is divided down with an external resistor divider, and connected to the DROOP pin.

### inhibit

INHIBIT is a TTL compatible comparator pin that is used to enable the controller. When INHIBIT is lower than the threshold, the output drivers are low and the slowstart capacitor is discharged. When INHIBIT goes high (above 2.1 V), the short across the slowstart capacitor is released and normal converter operation begins. When another system logic supply is connected to the INHIBIT pin, this pin controls power sequencing by locking out controller operation until the system logic supply exceeds the input threshold voltage of the inhibit circuit; thus the +3.3-V supply and another system logic supply (either +5 V or +12 V) must be above UVLO thresholds before the controller is allowed to start up. Toggling the INHIBIT pin down clears the fault latch.

### V<sub>CC</sub> & VDRV undervoltage lockout

The V<sub>CC</sub> undervoltage lockout circuit disables the controller while the V<sub>CC</sub> supply is below the 2.8-V start threshold. The VDRV undervoltage lockout circuit disables the controller while the VDRV supply is below the 4.9 V start threshold during powerup. While the controller is disabled, the output drivers will be low, the LDO drive is off, and the slowstart capacitor will be shorted. When V<sub>CC</sub> and VDRV exceed the start threshold, the short across the slowstart capacitor is released and normal converter operation begins.



## detailed description (continued)

### slowstart

The slowstart circuit controls the rate at which VOUT–RR and VOUT–LDO power up (at same time). A capacitor is connected between the SLOWST and ANAGND pins and is charged by an internal current source. The value of the current source is proportional to the reference voltage, so that the charging rate of  $C_{slowst}$  is proportional to the ripple regulator reference voltage. The slowstart charging current is determined by the following equation:

$$I_{\text{SLOWSTART}} = \frac{I_{\text{VREFB}}}{5}$$

Where  $I_{VREFB}$  is the current flowing out of the VREFB pin. It is recommended that no additional loads be connected to VREFB, other than the resistor divider for setting the hysteresis voltage. Thus these resistor values will determine the slowstart charging current. The maximum current that can be sourced by the VREFB circuit is 500  $\mu$ A. The equation for the slowstart time is:

$$^{T}$$
SLOWSTART =  $5 \times ^{C}$ SLOWSTART  $^{\times R}$ VREFB

Where R<sub>VREFB</sub> is the total external resistance from VREFB to ANAGND.

### power good

The power good circuit monitors for an undervoltage condition on VOUT–RR and VOUT–LDO. The powergood (PWRGD) pin is pulled low if either VOUT–RR is 7% below VREF–RR, or VOUT–LDO is 7% below VREF–LDO. PWRGD is an open drain output. The powergood pin is also pulled down, if either V<sub>CC</sub> or VDRV are below their UVLO thresholds.

### overvoltage protection

The overvoltage protection circuit monitors VOUT–RR and VOUT–LDO for an overvoltage condition. If VOUT–RR or VOUT–LDO are 15% above their reference voltage, then a fault latch is set and both output drivers and LDO are turned off. The latch will remain set until the  $V_{CC}$  or inhibit voltages go below their undervoltage lockout values. A 1- $\mu$ s to 5  $\mu$ s deglitch timer is included for noise immunity.

### overcurrent protection

The overcurrent protection circuit monitors the current through the high-side FET. The overcurrent threshold is adjustable with an external resistor divider between IOUT and ANAGND pins, with the divider voltage connected to the OCP pin. If the voltage on the OCP pin exceeds 125 mV, then a fault latch is set and the output drivers are turned off. The latch will remain set until the  $V_{CC}$  or inhibit voltages go below their undervoltage lockout values. A 1- $\mu$ s to 5- $\mu$ s deglitch timer is included for noise immunity. The OCP circuit is also designed to protect the high-side power FET against a short-to-ground fault on the terminal common to both power FETs.

## undervoltage protection

The undervoltage protection circuit monitors VOUT–RR and VOUT–LDO for an undervoltage condition. If VOUT–RR or VOUT–LDO is 15% below their reference voltage, then a fault latch is set and both output drivers and LDO are turned off. The latch will remain set until the  $V_{CC}$  or inhibit voltages go below their undervoltage lockout values. A 100- $\mu$ s to 1-ms deglitch timer is included for noise immunity.



### detailed description (continued)

#### synchronous charge pump

The regulated synchronous charge pump provides drive voltage to the low-side driver at VDRV (5V), and to the high-side driver when the high-side driver is configured as a floating driver. The minimum drive voltage is 4.5V, (typical 5V). The minimum short circuit current is 80 mA. The bootstrap capacitor is used to provide Vdrive for the high-side FET, the power for VLDODRV, and the bias regulator. Instead of diodes, synchronous rectified MOSFETs are used to reduce voltage drop losses and allow a lower input voltage threshold. The charge pump oscillator operates at 300 kHz until the UVLO VDRV is set; after which it is synchronized to the converter switching frequency and is turned on and off to regulate VDRV at 5 V.

The charge pump is designed to operate at a switching frequency of 200 kHz to 400 kHz. Operation at low frequency may require larger capacitors on CPC and VDRV pin. High frequency (> 400 kHz) may not be possible.

#### power sequence

The VOUT-LDO voltage is powered up with respect to the same slowstart reference voltage as the VOUT-RR. Also, at power down, the VOUT-RR and VOUT-LDO are discharged to ground through P-channel MOSFETs in series with  $1-k\Omega$  resistors.





SLVS261B - DECEMBER 1999 - SEPTEMBER 2000

























**APPLICATION INFORMATION** 

The design shown in this datasheet is a reference design for a DSP application. An evaluation module (EVM), TPS56300EVM–139 (SLVP139), is available for customer testing and evaluation. The following figure is an application schematic for reference. The circuit can be divided into the power-stage section and the control-circuit section. The power stage must be tailored to the input/output requirements of the application. The control circuit is basically the same for all applications with some minor tweaking of specific values. Table 2 shows the values of the power stage components for various output-current options.



<sup>†</sup> When an output current greater than 4 A is desired on the ripple regulator, please add a 10 Ω resistor (R14) between pin 18 and Q1:A. Because the EVM is configured for 4 A and below, R14 is 0 Ω and is not included on the module.

Figure 22. EVM Schematic

Table 2. EVM Input and Outputs

| VIN | IIN | V <sub>RR</sub> | I <sub>RR</sub> | V <sub>LDO</sub> | ILDO  |
|-----|-----|-----------------|-----------------|------------------|-------|
| 5 V | 4 A | 1.8 V           | 4 A             | 3.3 V            | 0.5 A |



SLVS261B - DECEMBER 1999 - SEPTEMBER 2000

## **APPLICATION INFORMATION**

### Table 3. Ripple Regulator Power Stage Components

|                                                                                                                      |                               |                                                                                            | Ripple Regulator Section                                                                    |                                                                                             |                                                                                    |
|----------------------------------------------------------------------------------------------------------------------|-------------------------------|--------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------|
| Ref Des                                                                                                              | Function                      | 4A (EVM Design)                                                                            | 8A                                                                                          | 12A                                                                                         | 20A                                                                                |
| C3, C6                                                                                                               | Input Bulk Ca-<br>pacitor     | C3: open<br>C6: 150 μF<br>(Sanyo,<br>6TPB150M)                                             | C3: 150 μF<br>C6: 150 μF<br>(Sanyo,<br>6TPB150M)                                            | C3: 150 μF<br>C6: 150 μF<br>(Sanyo,<br>6TPB150M)                                            | C3: 150 μF<br>C6: 2x150 μF<br>(Sanyo,<br>6TPB150M)                                 |
| C11, C2                                                                                                              | Input high–freq<br>Capacitor  | C2: 0.1 μF<br>C11: 0.1 μF<br>(muRata<br>GRM39X7R104K016A,<br>0.1 μF, 16–V, X7R)            | C2: 0.1 μF<br>C11: 0.1 μF<br>(muRata<br>GRM39X7R104K016A,<br>0.1 μF, 16–V, X7R)             | C2: 0.1 μF<br>C11: 0.1 μF<br>(muRata<br>GRM39X7R104K016A, 0.1<br>μF, 16–V, X7R)             | C2: 0.33 μF<br>C11: 0.33 μF<br>(muRata<br>GRM39X7R334K016A,<br>0.33 μF, 16-V, X7R) |
| C13, C14                                                                                                             | Output Bulk Ca-<br>pacitor    | C13: 150 μF<br>(Sanyo, 6TPB150M)<br>C14: open                                              | C13: 150 μF<br>(Sanyo, 6TPB150M)<br>C14: open                                               | C13: 150 μF<br>C14: 150 μF<br>(Sanyo, 6TPB150M)                                             | C13: 150 μF<br>C14: 150 μF<br>(Sanyo, 6TPB150M)                                    |
| C15,C30,<br>C31<br>C31<br>C15: open<br>C30: 10 μF<br>C31: 10 μF<br>(muRata<br>GRM39X7R106K016A,<br>10 μF, 16–V, X7R) |                               | C15: open<br>C30: 10 μF<br>C31: 10 μF<br>(muRata<br>GRM39X7R106K016A,<br>10 μF, 16–V, X7R) | C15: 10 μF<br>C30: 10 μF<br>C31: 10 μF<br>(muRata<br>GRM39X7R106K016A, 10<br>μF, 16–V, X7R) | C15: 10 µF<br>C30: 10 µF<br>C31: 10 µF<br>(muRata<br>GRM39X7R106K016A,<br>10 µF, 16–V, X7R) |                                                                                    |
| C16                                                                                                                  | Output High-freq<br>Capacitor | open                                                                                       | 0.1 μF<br>(muRata<br>GRM39X7R104K016A,<br>0.1 μF, 16–V, X7R)                                | 0.1 μF<br>(muRata<br>GRM39X7R104K016A, 0.1<br>μF, 16–V, X7R)                                | 0.1 μF<br>(muRata<br>GRM39X7R104K016A,<br>0.1 μF, 16–V, X7R)                       |
| L1                                                                                                                   | Input filter                  | 3.3 μH<br>Coilcraft<br>DO3316P–332, 5.4 A                                                  | 3.3 μH<br>Coilcraft<br>DO3316P-332,5.4 A                                                    | 1.5 μH<br>Coilcraft<br>DO3316P–152,6.4 A                                                    | 1 μH<br>Coiltronics<br>UP3B–1R0, 12.5–A                                            |
| L2                                                                                                                   | Output filter                 | 3.3 μH<br>Coilcraft<br>DO3316P–332, 5.4 A                                                  | 3.3 μH<br>Coilcraft<br>DO5022P–332HC, 10 A                                                  | 1.5 μH<br>Coilcraft<br>DO5022P–152HC,<br>15 A                                               | 3.3 μH<br>Micrometals,<br>T68–8/90 Core w/7T, #16,<br>25 A                         |
| R8                                                                                                                   | Low Side Gate<br>Resistor     | 10 Ω                                                                                       | 10 Ω                                                                                        | 5.1 Ω                                                                                       | 5.1 Ω                                                                              |
| Q1A,Q4                                                                                                               | Power Switch                  | Q1A: Dual FET<br>IRF7311                                                                   | Q4: IRF7811                                                                                 | Q4: 2xIRF7811                                                                               | Q4: 2xIRF7811                                                                      |
| Q1B,Q5                                                                                                               | Synchronous<br>Switch         | Q1B: Dual FET<br>IRF7311                                                                   | Q5: IRF7811                                                                                 | Q5: 2xIRF7811                                                                               | Q5:<br>2xIRF7811                                                                   |

The values listed in Table 3 are recommendations based on actual test circuits. Many variations of the above are possible based upon the desires and/or requirements of the user. Performance of the circuit is equally, if not more, dependent upon the layout than on the specific components, as long as the device parameters are not exceeded. Fast-response, low-noise circuits require circuits require critical attention to the layout details.



SLVS261B - DECEMBER 1999 - SEPTEMBER 2000

## **APPLICATION INFORMATION**

#### Table 4. LDO Power Stage Components

|          |                                                  | LI              | DO Section                               |                                                                                                                       |
|----------|--------------------------------------------------|-----------------|------------------------------------------|-----------------------------------------------------------------------------------------------------------------------|
| Ref. Des | Ref. Des Part                                    |                 | V <sub>OUT</sub>                         | Description                                                                                                           |
| Q2:A     | IRF7811(EVM)<br>or<br>Si4410, IRF7413<br>FDS6680 | V <sub>IN</sub> | V <sub>IN</sub> – V <sub>DROPOUT</sub> † | Used as a power distribution switch for LDO output control                                                            |
| Q2:A     | IRF9410, Si9410                                  |                 |                                          | Low cost solution for low LDO output current $(V_{IN}-V_{OUT})^*I_{OUT} < 1 \text{ W}$                                |
| Q2:A     | IRF7811                                          |                 |                                          | Higher current and still surface mount 1 W < $(V_{IN}-V_{OUT})*I_{OUT}) < 2$ W                                        |
| Q2: B    | IRLZ24N                                          |                 |                                          | High output current requiring heat sink. Low cost but through-hole package. $(V_{IN}-V_{OUT})^*I_{OUT} > 2 \text{ W}$ |

 $V_{DROPOUT} = I_{OUT} \times Rdson$ . It should be as small as possible.

### frequency calculation

With hysteretic control, the switching frequency is a function of the input voltage, the output voltage, the hysteresis window, the delay of the hysteresis comparator and the driver, the output inductance, the resistance in the output inductor, the output capacitance, the ESR and ESL in the output capacitor, the output current, and the turnon resistance of high-side and low-side MOSFET. It is a very complex equation if everything is included. To make it more useful to designers, a simplified equation is developed that considers only the most influential factors. The tolerance of the result for this equation is about 30%:

$$f_{S} = \frac{V_{OUT} \times \left(V_{IN} - V_{OUT}\right) \times \left(\frac{ESR - \left(250 \times 10^{-9} + T_{d}\right)}{C_{out}}\right)}{V_{IN} \times \left(V_{IN} \times ESR \times \left(250 \times 10^{-9} + T_{d}\right) + V_{hys} \times L_{OUT} - ESL \times V_{IN}\right)}$$

Where fs is the switching frequency (Hz);  $V_{OUT}$  is the output voltage (V);  $V_{IN}$  is the input voltage (V);  $C_{OUT}$  is the output capacitance; ESR is the equivalent series resistance in the output capacitor ( $\Omega$ ); ESL is the equivalent series inductance in the output capacitor (H);  $L_{OUT}$  is the output inductance (H); Td is output feedback RC filter time constant (S); Vhys is the hysteresis window (V).

### hysteresis window

The changeable hysteresis window in TPS56300 is used for switching frequency and output voltage ripple adjustment. The hysteresis window setup is decided by a two-resistor voltage divider on VREFB and VHYST pin. Two times of the voltage drop on the top resistor is the hysteresis window. The formula is shown in the following:

Vhyswindow = 
$$2 \times VREFB \times (1 - \frac{R13}{R11 + R13})$$

Where Vhyswindow is the hysteresis window (V); VREFB is the regulated voltage from VREVB (pin 5); R11 is the top resistor in the voltage divider; R13 is the bottom resistor in the voltage divider. The maximum hysteresis window is 60 mV.



## **APPLICATION INFORMATION**

#### slowstart

Slowstart reduces the start-up stresses on the power-stage components and reduces the input current surge. The minimum slowstart time is limited to 1 ms due to the power good function deglitch time. Slowstart timing is dependent of the timing capacitor value on the slowstart pin. The following formula can be used for setting the slowstart timing:

$$^{T}$$
SLOWSTART =  $^{5} \times ^{C}$ SLOWSTART  $^{\times R}$ VREFB

T<sub>SLOWSTART</sub> is the slowstart time; C<sub>SLOWSTART</sub> is the capacitor value on SLOWST (pin 3). R<sub>VREFB</sub> is the total resistance on VREFB (pin 5).

## current limit

Current limit can be implemented using the on-resistance of the upper FETs as the sensing elements. The IOUT signal is used for the current limit and the droop function. The voltage at IOUT at the output current trip point will be:

$$V_{IOUT} = R_{ON} \times I_{O} \times 2$$

R<sub>ON</sub> is the high-side on-time resistance; I<sub>O</sub> is the output current. The current limit is calculated by using the formula:

$$R5 = \frac{R4 \times \left(I_{O(MAX)} \times 2 \times R_{ON} - 0.125\right)}{0.125}$$

Where R4 is the bottom resistor in the voltage divider on OCP pin, and R5 is the top resistor;  $I_{O(MAX)}$  is the maximum current allowed;  $R_{ON}$  is the high-side FET on-time resistance.

Since the FET on-time resistance varies according to temperature, the current limit is basically for catastrophic failure.

### droop compensation

Droop compensation with the offset resistor divider from V<sub>OUT</sub> to the VSENSE is used to keep the output voltage in range during load transients by increasing the output voltage setpoint toward the upper tolerance limit during light loads and decreasing the voltage setpoint toward the lower tolerance limit during heavy loads. This allows the output voltage to swing a greater amount and still remain within the tolerance window. The maximum droop voltage is set with R6 and R7:

$$V_{DROOP(max)} = V_{IOUT(max)} \times \frac{R6}{R6 + R7}$$

Where V<sub>DROOP(max)</sub> is the maximum droop voltage; V<sub>IOUT(max)</sub> is the maximum V<sub>IOUT</sub> that reflects the maximum output current (full load); R6 is the bottom resistor of the divider connected to the DROOP pin, R7 is the top resistor.

The offset voltage is set to be half of the maximum droop voltage higher than the nominal output voltage, so the whole droop voltage range is symmetrical to the nominal output voltage. The formula for setting the offset voltage is:



## **APPLICATION INFORMATION**

$$V_{OFFSET} = \frac{1}{2} \times V_{DROOP(max)} = V_{O} \times \left(\frac{R12}{R10 + R12}\right)$$

Where V<sub>OFFSET</sub> is the desired offset voltage; V<sub>DROOP(max)</sub> is the droop voltage at full load; Vo is the nominal output voltage; R10 is the top resistor of the offset resistor divider, and R12 is the bottom one.

Therefore, with the setup above, at light load, the output voltage is:

 $V_{O(NO LOAD)} = V_{O(nom)} + V_{OFFSET} = V_{O(nom)} + \frac{1}{2} \times V_{DROOP}$ 

And, at full load, the output voltage is:

$$V_{O(FULL LOAD)} = V_{O(nom)} - V_{OFFSET} = V_{O(nom)} - \frac{1}{2} \times V_{DROOP}$$

## output inductor ripple current

I

The output inductor current ripple can affect not only the efficiency, but also the output voltage ripple. The equation for calculating the inductor current ripple is exhibited in the following:

ripple = 
$$\frac{V_{IN} - V_{OUT} - I_{out} \times (Rdson + R_L)}{L_{OUT}} \times D \times Ts$$

Where  $I_{ripple}$  is the peak-to-peak ripple current (A) through the inductor;  $V_{IN}$  is the input voltage (V);  $V_{OUT}$  is the output voltage (V);  $I_{OUT}$  is the output current; Rdson is the on-time resistance of MOSFET ( $\Omega$ );  $R_L$  is the output inductor equivalent series resistance; D is the duty cycle; and Ts is the switch cycle (S). From the equation, it can be seen that the current ripple can be adjusted by changing the output inductor value.

Example:

$$V_{IN} = 5 \text{ V}; \text{ V}_{OUT} = 1.8 \text{ V}; \text{ I}_{OUT} = 5 \text{ A}; \text{ Rdson} = 10 \text{ m}\Omega; \text{ R}_{L} = 5 \text{ m}\Omega; \text{ D} = 0.36; \text{ Ts} = 5 \text{ }\mu\text{s}; \text{ L}_{OUT} = 6 \text{ }\mu\text{H}$$

Then, the ripple  $I_{ripple} = 1 A$ .

### output capacitor RMS current

Assuming the inductor ripple current totally goes through the output capacitor to the ground, the RMS current in the output capacitor can be calculated as:

$$I_{O(rms)} = \frac{\Delta I}{\sqrt{12}}$$

Where  $I_{O(rms)}$  is the maximum RMS current in the output capacitor (A);  $\Delta I$  is the peak-to-peak inductor ripple current (A).

Example:

 $\Delta I = 1 \text{ A}$ , so  $I_{O(rms)} = 0.29 \text{ A}$ 

## input capacitor RMS current

The input capacitor RMS current is important for input capacitor design. Assuming the input ripple current totally goes into the input capacitor to the power ground, the RMS current in the input capacitor can be calculated as:



## **APPLICATION INFORMATION**

$$I_{I(rms)} = \sqrt{I_{O}^{2} \times D \times (1 - D) + \frac{1}{12} \times D \times I_{ripple}^{2}}$$

Where  $I_{I(rms)}$  is the input RMS current in the input capacitor (A);  $I_O$  is the output current (A); Iripple is the peak-to-peak output inductor ripple current; D is the duty cycle. From the equation, it can be seen that the highest input RMS current usually occurs at the lowest input voltage, so it is the worst case design for input capacitor ripple current.

Example:

 $I_{O} = 5 \text{ A}; D = 0.36; I_{ripple} = 1 \text{ A},$ Then,  $I_{I(rms)} = 2.46 \text{ A}$ 

### layout and component value consideration

Good power supply results will only occur when care is given to proper design and layout. Layout and component value will affect noise pickup and generation and can cause a good design to perform with less than expected results. With a range of current from milliamps to tens or even hundreds of amps, good power supply layout and component selection, especially for a fast ripple controller, is much more difficult than most general PCB design. The general design should proceed from the switching node to the output, then back to the driver section, and, finally, to placing the low-level components. In the following list are several specific points to consider before layout and component selection for TPS56300:

- 1. All sensitive analog components should be referenced to ANAGND. These include components connected to SLOWST, DROOP, IOUT, OCP, VSENSE, VREFB, VHYST, BIAS, and LOSENSE/LOHIB.
- The input voltage range for TPS56300 is low from 2.8-V to 5.5-V, so it has a voltage tripler (charge pump) inside to deliver proper voltage for internal circuitry. To avoid any possible noise coupling, a low ESR capacitor on V<sub>CC</sub> is recommended.
- 3. For the same reason in Item 2, the ANAGND and DRVGND should be connected as close as possible to the IC.
- 4. The bypass capacitor should be placed close to the TPS56300.
- 5. When configuring the high-side driver as a boot-strap driver, the connection from BOOTLO to the power FETs should be as short and as wide as possible. LOSENSE/LOHIB should have a separate connection to the FETs since BOOTLO will have large peak current flowing through it.
- The bulk storage capacitors across V<sub>IN</sub> should be placed close to the power FETs. High-frequency bypass capacitors should be placed in parallel with the bulk capacitors and connected close to the drain of the high-side FET and to the source of the low-side FET.
- 7. HISENSE and LOSENSE should be connected very close to the drain and source, respectively, of the high-side FET. HISENSE and LOSENSE should be routed very close to each other to minimize differential-mode noise coupling to these traces. Ceramic decoupling capacitors should be placed close to where HISENSE connects to V<sub>IN</sub>, to reduce high-frequency noise coupling on HISENSE.

The EVM board (SLVP-139) is used in the test. The test results are shown in the following.



**APPLICATION INFORMATION** 





SLVS261B - DECEMBER 1999 - SEPTEMBER 2000

## **APPLICATION INFORMATION**





SLVS261B - DECEMBER 1999 - SEPTEMBER 2000

**APPLICATION INFORMATION** 

#### layouts



Figure 30. Top Layer



Figure 31. Bottom Layer (Top View)



## **APPLICATION INFORMATION**

### bill of materials

| REF                                 | PN                 | Description                                        | MFG          | Size          |
|-------------------------------------|--------------------|----------------------------------------------------|--------------|---------------|
| C1                                  | 10TPA33M           | Capacitor, POSCAP, 33 µF, 10 V                     | Sanyo        | С             |
| C2, C20, C21, C30, C31              | Std                | Capacitor, Ceramic, 10 µF, 16 V                    | Sanyo        | 1210          |
| C3. C6, C8, C13, C25                | 6TPB150M           | Capacitor, POSCAP, 150 µF, 6 V                     | Sanyo        | D             |
| C4, C5, C11, C12, C23, C26,<br>C27, | Std                | Capacitor, Ceramic, 0.1 $\mu$ F, 16 V              | Sanyo        | 603           |
| C7, C22                             | Std                | Capacitor, Ceramic, 1 µF, 16 V                     | Sanyo        | 805           |
| C9                                  | Std                | Open                                               |              | 1210          |
| C10, C16                            | Std                | Open                                               |              | 603           |
| C14, C15                            | Std                | Open                                               |              | D             |
| C17, C24                            | Std                | Capacitor, Ceramic, 1000 pF, 16<br>V               | Sanyo        | 603           |
| C18, C19                            | Std                | Capacitor, Ceramic, 1 µF, 16 V                     | Sanyo        | 805           |
| D1                                  | SML-LX2832G        | Diode, LED, Green, 2.1 V SM                        | Lumwx        | 1210          |
| L1, L2                              | DO3316P-332        | Inductor, 3.3 µH, 5.4 A                            | Coilcraft    | 0.5 × 0.37 in |
| J1 ED2227                           |                    | Terminal Block, 4-pin, 15 A, 5.08<br>mm            | OST          | 5.08 mm       |
| J2 ED1515                           |                    | Terminal Block, 3-pin, 6 A, 3.5<br>mm              | OST          | n, 6 A,       |
| JP1, JP2                            | P1, JP2 S1132-3-ND |                                                    | Sullins      | #S1132-3-ND   |
| JP1shunt                            | 929950-00-ND       | Shunt jumper, 0.1" (for JP1)                       | 3M           | 0.1"          |
| J3                                  | S1132-2-ND         | Header, Right straight, 2-pin, 0.1 ctrs, 0.3" pins | Sullins      | #S1132-2-ND   |
| Q1                                  |                    | Open                                               |              | SO-8          |
| Q2:A, Q4, Q5                        | IRF7811            | MOSFET, N-ch, 30 V, 10 m $\Omega$                  |              | SO-8          |
| Q2:B                                |                    | Open                                               |              | ?             |
| Q3                                  | 2N7002DICT-N       | MOSFET, N-ch, 115 mA, 1.2 $\Omega$                 | Diodes, Inc. | TO-236        |
| R3                                  | std                | Resistor, 10 kohms, 5 %                            |              | 603           |
| R4                                  | std                | Resistor, 1 kohms, 1%                              |              | 603           |
| R5                                  | std                | Resistor, 0 ohms, 1%                               |              | 603           |
| R6                                  | std                | Resistor, 1 kohms, 1%                              |              | 603           |
| R7                                  | std                | Resistor, 3.32 kohms, 1%                           |              | 603           |
| R8                                  | std                | Resistor, 10 ohms, 5 %                             |              | 603           |
| R9                                  | std                | Resistor, 2.7 ohms, 5 %                            |              | 1206          |
| R10                                 | std                | Resistor, 150 ohms, 5 %                            |              | 603           |
| R11                                 | std                | Resistor, 100 ohms, 1 %                            |              | 603           |
| R12                                 | std                | Resistor, 10 kohms, 5 %                            |              | 603           |
| R13                                 | std                | Resistor, 20.0 kohms, 1 %                          |              | 603           |
| TP1-TP10                            | 240–345            | Test Point, Red                                    | Farnell      |               |
| TP11                                | 131-4244-00        | Adaptor, 3.5-mm probe clip ( or 131–5031–00)       | Tektronix    |               |
| U1                                  | TPS56300PWP        | Dual controller                                    |              | TSSOP-28pin   |



## **APPLICATION INFORMATION**



Note: All wire pairs should be twisted.

Figure 32. Test Setup





10-Dec-2020

## PACKAGING INFORMATION

| Orderable Device | Status<br>(1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan<br>(2) | Lead finish/<br>Ball material | MSL Peak Temp<br>(3) | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|---------------|--------------|--------------------|------|----------------|-----------------|-------------------------------|----------------------|--------------|-------------------------|---------|
|                  |               |              |                    |      |                |                 | (6)                           |                      |              |                         |         |
| TPS56300PWP      | NRND          | HTSSOP       | PWP                | 28   | 50             | RoHS & Green    | NIPDAU                        | Level-2-260C-1 YEAR  |              | TPS56300                |         |

<sup>(1)</sup> The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

**LIFEBUY:** TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

(5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

<sup>(6)</sup> Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



www.ti.com

5-Jan-2022

## TUBE



#### \*All dimensions are nominal

| Device      | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | Τ (μm) | B (mm) |
|-------------|--------------|--------------|------|-----|--------|--------|--------|--------|
| TPS56300PWP | PWP          | HTSSOP       | 28   | 50  | 530    | 10.2   | 3600   | 3.5    |

# **PWP 28**

# **GENERIC PACKAGE VIEW**

# PowerPAD<sup>™</sup> TSSOP - 1.2 mm max height

4.4 x 9.7, 0.65 mm pitch

SMALL OUTLINE PACKAGE

This image is a representation of the package family, actual package may vary. Refer to the product data sheet for package details.





4224765/B

PWP (R-PDSO-G28)

PowerPAD<sup>™</sup> PLASTIC SMALL OUTLINE



All linear dimensions are in millimeters. NOTES: Α.

- Β. This drawing is subject to change without notice.
- Body dimensions do not include mold flash or protrusions. Mold flash and protrusion shall not exceed 0.15 per side. C.
- This package is designed to be soldered to a thermal pad on the board. Refer to Technical Brief, PowerPad D.
- Thermally Enhanced Package, Texas Instruments Literature No. SLMA002 for information regarding recommended board layout. This document is available at www.ti.com <a href="http://www.ti.com">http://www.ti.com</a>. E. See the additional figure in the Product Data Sheet for details regarding the exposed thermal pad features and dimensions. E. Falls within JEDEC MO-153

PowerPAD is a trademark of Texas Instruments.



# PWP (R-PDSO-G28) PowerPAD<sup>™</sup> SMALL PLASTIC OUTLINE

#### THERMAL INFORMATION

This PowerPAD<sup>™</sup> package incorporates an exposed thermal pad that is designed to be attached to a printed circuit board (PCB). The thermal pad must be soldered directly to the PCB. After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC).

For additional information on the PowerPAD package and how to take advantage of its heat dissipating abilities, refer to Technical Brief, PowerPAD Thermally Enhanced Package, Texas Instruments Literature No. SLMA002 and Application Brief, PowerPAD Made Easy, Texas Instruments Literature No. SLMA004. Both documents are available at www.ti.com.

The exposed thermal pad dimensions for this package are shown in the following illustration.



B Exposed tie strap features may not be present.

PowerPAD is a trademark of Texas Instruments





NOTES:

Α.

B. This drawing is subject to change without notice.

All linear dimensions are in millimeters.

- C. Customers should place a note on the circuit board fabrication drawing not to alter the center solder mask defined pad.
- D. This package is designed to be soldered to a thermal pad on the board. Refer to Technical Brief, PowerPad Thermally Enhanced Package, Texas Instruments Literature No. SLMA002, SLMA004, and also the Product Data Sheets for specific thermal information, via requirements, and recommended board layout. These documents are available at www.ti.com <http://www.ti.com>. Publication IPC-7351 is recommended for alternate designs.
- E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Example stencil design based on a 50% volumetric metal load solder paste. Refer to IPC-7525 for other stencil recommendations.
- F. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



## IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2022, Texas Instruments Incorporated