DAC707 DAC708 DAC709 # Microprocessor-Compatible 16-BIT DIGITAL-TO-ANALOG CONVERTERS ### **FEATURES** - TWO-CHIP CONSTRUCTION - HIGH-SPEED 16-BIT PARALLEL, 8-BIT (BYTE) PARALLEL, AND SERIAL INPUT MODES - DOUBLE-BUFFERED INPUT REGISTER CONFIGURATION - V<sub>OUT</sub> AND I<sub>OUT</sub> MODELS ## **DESCRIPTION** The DAC708 and DAC709 are 16-bit converters designed to interface to an 8-bit microprocessor bus. 16-bit data is loaded in two successive 8-bit bytes into parallel 8-bit latches before being transferred into the D/A latch. The DAC708 and DAC709 are current and voltage output models respectively and are in 24-pin hermetic DIPs. Input coding is Binary Two's Complement (bipolar) or Unipolar Straight Binary (unipolar, when an external logic inverter is used to invert the MSB). In addition, the DAC708/709 can be loaded serially (MSB first). The DAC707 is designed to interface to a 16-bit bus. - HIGH ACCURACY: Linearity Error ±0.003% of FSR max Differential Linearity Error ±0.006% of FSR max - MONOTONIC (TO 14 BITS) OVER SPECIFIED TEMPERATURE RANGE - HERMETICALLY SEALED - LOW COST PLASTIC VERSIONS AVAILABLE (DAC707JP/KP) Data is written into a 16-bit latch and subsequently the D/A latch. The DAC707 has bipolar voltage output and input coding is Binary Two's Complement (BTC). All models have Write and Clear control lines as well as input latch enable lines. In addition, DAC708 and DAC709 have Chip Select control lines. In the bipolar mode, the Clear input sets the D/A latch to give zero voltage or current output. They are all 14-bit accurate and are complete with reference, and for the DAC707, and DAC709, a voltage output amplifier. All models are available with an optional burn-in screening. International Airport Industrial Park • Mailing Address: PO Box 11400, Tucson, AZ 85734 • Street Address: 6730 S. Tucson Blvd., Tucson, AZ 85706 • Tel: (520) 746-1111 • Twx: 910-952-1111 Internet: http://www.burr-brown.com/ • FAXLine: (800) 548-6133 (US/Canada Only) • Cable: BBRCORP • Telex: 066-6491 • FAX: (520) 889-1510 • Immediate Product Info: (800) 548-6132 # **SPECIFICATIONS** #### **ELECTRICAL** At $T_A = +25^{\circ}C$ , $V_{CC} = \pm 15V$ , $V_{DD} = +5V$ , and after a 10-minute warm-up, unless otherwise noted. | | DAC707JP | | | | C707/708/7<br>DAC707KF | | ı | DAC707/70<br>709BH, SH | | | |--------------------------------------------------------------------------|----------|------------------|-----------|------|------------------------|-------------------|-----|------------------------|-----------------|---------------------------| | PRODUCT | MIN | ТҮР | мах | MIN | ТҮР | МАХ | MIN | TYP | MAX | UNITS | | INPUT | | | | | ı | | | | | | | DIGITAL INPUT Resolution | | | 16 | | | * | | | * | Bits | | Bipolar Input Code (all models) Unipolar Input Code(1) (DAC708/709 only) | Bina | ry Two's Co<br>I | mplement | Unii | │ *<br>oolar Straig | ht Binarv | | * | | | | Logic Levels <sup>(2)</sup> : V <sub>IH</sub> | +2.0 | | +5.5 | * | | * | * | | * | V | | $V_{IL}$ $I_{IH}(V_{I} = +2.7V)$ | -1.0 | | +0.8<br>1 | * | | * | * | | * | V<br>μA | | $I_{IL}(V_I = +0.4V)$ | | | i | | | * | | | * | μΑ | | TRANSFER CHARACTERISTICS | | | | | I | | | | | ı | | ACCURACY <sup>(3)</sup> | | | | | | | | | | | | Linearity Error | | ±0.003 | ±0.006 | | ±0.0015 | ±0.003 | | * | * | % of FSR <sup>(4)</sup> | | Differential Linearity Error <sup>(5)</sup> | | ±0.0045 | ±0.012 | | ±0.003 | ±0.006 | | * | * | % of FSR | | at Bipolar Zero <sup>(5, 6)</sup> Gain Error <sup>(7)</sup> | | ±0.07 | ±0.30 | | ±0.003 | ±0.006<br>±0.15 | | ±0.0015<br>±0.05 | ±0.003<br>±0.10 | % of FSR<br>% | | Zero Error <sup>(7)</sup> | | ±0.05 | ±0.30 | | * | * | | * | * | % of FSR | | Monotonicity Over Spec Temp Range | 13 | | | 14 | | | 14 | | | Bits | | Power Supply Sensitivity: +V <sub>CC,</sub> -V <sub>CC</sub> | | ±0.0015 | ±0.006 | | * | * | | * | ±0.003 | % of FSR/%V <sub>cc</sub> | | $V_{DD}$ | | ±0.0001 | ±0.001 | | * | * | | * | * | % of FSR/%V <sub>DD</sub> | | DRIFT (Over Spec Temp Range <sup>(3)</sup> ) | | | | | | 10.45 | | * | 10.10 | o, (500 | | Total Error Over Temp Range <sup>(8)</sup> Total Full Scale Drift | | ±0.08<br>±10 | | | * | ±0.15<br>±25 | | * | ±0.10<br>±15 | % of FSR<br>ppm of FSR/°C | | Gain Drift | | ±10 | ±30 | | * | ±25 | | ±7 | ±15 | ppm/°C | | Zero Drift: Unipolar (DAC708/709 only) | | | | | ±2.5 | ±5 | | ±1.5 | ±3 | ppm of FSR/°C | | Bipolar (all models) | | ±5 | ±15 | | * | ±12 | | ±4 | ±10 | ppm of FSR/°C | | Differential Linearity Over Temp <sup>(5)</sup> | | | ±0.012 | | | +0.009,<br>-0.006 | | | * | o, , 500 | | Linearity Error Over Temp <sup>(5)</sup> | | | ±0.012 | | | ±0.006 | | | * | % of FSR<br>% of FSR | | SETTLING TIME (to ±0.003% of FSR)(9) | | | | | | | | | | | | Voltage Output Models | | | | | | | | | | | | Full Scale Step (2k $\Omega$ load) | | 4 | | | * | 8 | | * | 8 | μs | | 1LSB Step at Worst Case Code <sup>(10)</sup> | | 2.5 | | | * | 4 | | * | 4 | μs | | Slew Rate Current Output Models | | 10 | | | | | | | | V/µs | | Full Scale Step (2mA): 10 to 100Ω Load | | | | | 350 | | | * | | ns | | 1kΩ Load | | | | | 1 | | | * | | μs | | ОUТРUТ | | • | | | • | | | | | | | VOLTAGE OUTPUT MODELS | | | | | | | | | | | | Output Voltage Range | | | | | | | | | | | | DAC709: Unipolar (USB Code) | | | | | 0 to +10 | | | * | | V | | Bipolar (BTC Code)<br>D <b>A</b> C707 Bipolar (BTC Code) | | ±10 | | | ±5, ±10 | | | * | | V<br>V | | Output Current | ±5 | 1 -10 | | * | | | * | | | m <b>A</b> | | Output Impedance | | 0.15 | | | * | | | * | | Ω | | Short Circuit to Common Duration | | Indefinite | | | * | | | * | | | | CURRENT OUTPUT MODELS | | | | | | | | | | | | Output Current Range (±30% typ) | | | | | 0.4. 0 | | | | | l . | | DAC708: Unipolar (USB Code) Bipolar (BTC Code) | | | | | 0 to –2<br>±1 | | | * | | mA<br>mA | | Unipolar Output Impedance (±30% typ) | | | | | 4.0 | | | * | | kΩ | | Bipolar Output Impedance (±30% typ) | | | | | 2.45 | | | * | | kΩ | | Compliance Voltage | 1 | | | | ±2.5 | | | * | | V | The information provided herein is believed to be reliable; however, BURR-BROWN assumes no responsibility for inaccuracies or omissions. BURR-BROWN assumes no responsibility for the use of this information, and all use of such information shall be entirely at the user's own risk. Prices and specifications are subject to change without notice. No patent rights or licenses to any of the circuits described herein are implied or granted to any third party. BURR-BROWN does not authorize or warrant any BURR-BROWN product for use in life support devices and/or systems. #### **ELECTRICAL (CONT)** At $T_A = +25^{\circ}$ C, $V_{CC} = \pm 15$ V, $V_{DD} = +5$ V, and after a 10-minute warm-up, unless otherwise noted. | | | DAC707JI | <b>5</b> | | C707/708/7<br>DAC707K | , | | AC707/70<br>709BH, SI | | | |--------------------------------------------------|-------|----------|----------|-----|-----------------------|------|-----|-----------------------|------|------------| | PRODUCT | MIN | TYP | MAX | MIN | TYP | MAX | MIN | TYP | MAX | UNITS | | POWER SUPPLY REQUIREMENTS | | | | | | | | | | | | Voltage (all models): +V <sub>CC</sub> | +13.5 | +15 | +16.5 | * | * | * | * | * | * | ٧ | | -V <sub>cc</sub> | -13.5 | -15 | -16.5 | * | * | * | * | * | * | V | | V <sub>DD</sub> Current (No Load, +15V Supplies) | +4.5 | +5 | +5.5 | * | * | * | * | * | * | V | | Current Output Models: +V <sub>CC</sub> | | | | | +10 | +25 | | * | * | mA | | -V <sub>cc</sub> | | | | | -13 | -25 | | * | * | m <b>A</b> | | V <sub>DD</sub> | 1 | | | | +5 | +10 | | * | * | m <b>A</b> | | Voltage Output Models: +V <sub>CC</sub> | 1 | +16 | +30 | | * | * | | * | * | m <b>A</b> | | -V <sub>CC</sub> | | -18 | -30 | | * | * | | * | * | m <b>A</b> | | $V_{DD}$ | | +5 | +10 | | * | * | | * | * | mA | | Power Dissipation (±15V supplies) | | | | | | | | | | | | Current Output Models | | | | | 370 | 800 | | * | * | m <b>W</b> | | Voltage Output Models | | 535 | | | * | 950 | | * | * | m <b>W</b> | | TEMPERATURE RANGE | | | | | | | | | | | | Specification: BH Grades | | | | | | | -25 | | +85 | °C | | JP, KP, KH Grades | 0 | | +70 | * | | * | | | | °C | | SH Grades | | | | | | | -55 | | +125 | °C | | Storage: Ceramic | | | | -65 | | +150 | -65 | | +150 | °C | | Plastic | -60 | | +100 | * | | * | | | | °C | <sup>\*</sup>Specification same as for models in column to the left. NOTES: (1) MSB must be inverted externally prior to DAC708/709 input. (2) Digital inputs are TTL, LSTTL, 54/74C, 54/74HC and 54/74HTC compatible over the specified temperature range. (3) DAC708 (current-output models) are specified and tested with an external output operational amplifier connected using the internal feedback resistor in all tests. (4) FSR means Full Scale Range. For example, for ±10V output, FSR = 20V. (5) ±0.0015% of Full Scale Range is equal to 1 LSB in 16-bit resolution, ±0.003% of Full Scale Range is equal to 1 LSB in 15-bit resolution. ±0.006% of Full Scale Range is equal to 1 LSB in 14-bit resolution. (6) Error at input code 0000<sub>H</sub>. (For unipolar connection on DAC708/709, the MSB must be inverted externally prior to D/A input.) (7) Adjustable to zero with external trim potentiometer. Adjusting the gain potentiometer rotates the transfer function around the bipolar zero point. (8) With gain and zero errors adjusted to zero at +25°C. (9) Maximum represents the 3σ limit. Not 100% tested for this parameter. (10) The bipolar worst-case code change is FFFF<sub>H</sub> to 0000<sub>H</sub> and 0000<sub>H</sub> to FFFF<sub>H</sub>. For unipolar (DAC708/709 only) it is 7FFF<sub>H</sub> to 8000<sub>H</sub> and 8000<sub>H</sub> to 7FFF<sub>H</sub>. #### PACKAGE INFORMATION | | | PACKAGE DRAWING | |---------------|-------------------------------------|-----------------------| | PRODUCT | PACKAGE | NUMBER <sup>(1)</sup> | | DAC707JP | 28-Pin Plastic DBL <b>W</b> ide DIP | 215 | | DAC707KP | 28-Pin Plastic DBL <b>W</b> ide DIP | 215 | | DAC707BH | 28LD Side Brazed<br>Hermetic Dip | 149 | | DAC707KH | 28LD Side Brazed | 149 | | | Hermetic DIP | | | DAC707SH | 28LD Side Brazed | 149 | | | Hermetic DIP | | | DAC708BH | 24LD Side Brazed | 165 | | D. 1.07001411 | Hermetic DIP | 405 | | DAC708KH | 24LD Side Brazed<br>Hermetic DIP | 165 | | DAC708SH | 24LD Side Brazed | 165 | | | Hermetic DIP | | | DAC709BH | 24LD Side Brazed | 165 | | | Hermetic DIP | | | DAC709KH | 24LD Side Brazed | 165 | | | Hermetic DIP | | | DAC709SH | 24LD Side Brazed | 165 | | | Hermetic DIP | | NOTE: (1) For detailed drawing and dimension table, please see end of data sheet, or Appendix C of Burr-Brown IC Data Book. #### ABSOLUTE MAXIMUM RATINGS | V <sub>DD</sub> to COMMON | |-----------------------------------------------------------------------| | +V <sub>CC</sub> to COMMON0V, +18V | | -V <sub>CC</sub> to COMMON | | Digital Data Inputs to COMMON0.5V, V <sub>DD</sub> +0.5 | | DC Current any input±10mA | | Reference Out to COMMON Indefinite Short to COMMON | | V <sub>OUT</sub> (DAC707, DAC709) Indefinite Short to COMMON | | External Voltage Applied to R <sub>F</sub> (pin 13 or 14, DAC708)±18V | | External Voltage Applied to D/A Output | | (pin 1, DAC707; pin 14, DAC709)±5V | | Power Dissipation | | Storage Temperature60°C to +150°C | | Lead Temperature (soldering, 10s) | | Stresses above those listed under "Absolute Maximum Ratings" may | | cause permanent damage to the device. Exposure to absolute maximum | | conditions for extended periods may affect device reliability. | # **ELECTROSTATIC** DISCHARGE SENSITIVITY This integrated circuit can be damaged by ESD. Burr-Brown recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage. ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications. #### **ORDERING INFORMATION** | PRODUCT | TEMPERATURE | INPUT | OUTPUT | |----------------------------------------------------------------|-----------------|---------------|---------------| | | RANGE | CONFIGURATION | CONFIGURATION | | DAC707JP | 0°C to +70°C | 16-bit port | ±10V output | | DAC707JP-BI <sup>(1)</sup> | 0°C to +70°C | 16-bit port | ±10V output | | DAC707KP | 0°C to +70°C | 16-bit port | ±10V output | | DAC707KP-BI <sup>(1)</sup> | 0°C to +70°C | 16-bit port | ±10V output | | DAC707KH | 0°C to +70°C | 16-bit port | ±10V output | | DAC707KH-BI <sup>(1)</sup> | 0°C to +70°C | 16-bit port | ±10V output | | DAC707BH | -25°C to +85°C | 16-bit port | ±10V output | | DAC707BH-BI <sup>(1)</sup> DAC707SH DAC707SH-BI <sup>(1)</sup> | −25°C to +85°C | 16-bit port | ±10V output | | | −55°C to +125°C | 16-bit port | ±10V output | | | −55°C to +125°C | 16-bit port | ±10V output | | DAC708KH | 0°C to +70°C | 8-bit port | ±1 mA output | | DAC708BH | -25°C to +85°C | 8-bit port | ±1 mA output | | DAC708SH | -55°C to +125°C | 8-bit port | ±1 mA output | | DAC709KH | 0°C to +70°C | 8-bit port | ±10V output | | DAC709BH | -25°C to +85°C | 8-bit port | ±10V output | | DAC709SH | -55°C to +125°C | 8-bit port | ±10V output | NOTE: (1) 25 piece minimum order. #### **CONNECTION DIAGRAMS** #### **DESCRIPTION OF PIN FUNCTIONS** | | DAC707 | Pin | | DAC708/709 | |---------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|----------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | DESIGNATOR | DESCRIPTION | # | DESIGNATOR | DESCRIPTION | | V <sub>OUT</sub> | Voltage output for DAC707 (±10V) | 1 | A <sub>2</sub> | Latch enable for D/A latch (Active low) | | V <sub>DD</sub> | Logic supply (+5V) | 2 | A <sub>0</sub> | Latch enable for "low byte" input (Active low). When both $A_0$ and $A_1$ are logic "0", the serial input mode is selected and the serial input is enabled. | | DCOM | Digital common | 3 | A <sub>1</sub> | Latch enable for "high byte" input (Active low). When both $A_0$ and $A_1$ are logic "0", the serial input mode is selected and the serial input is enabled. | | ACOM | Analog common | 4 | D7 (D15) | Input for data bit 7 if enabling low byte (LB) latch or data bit 15 if enabling the high byte (HB) latch. | | SJ | Summing junction of the internal output op amp for the DAC707. Offset adjust circuit is connected to the summing junction of the output amplifier. Refer to Block Diagram. | 5 | D6 (D14) | Input for data bit 6 if enabling LB latch or data bit 14 if enabling the HB latch. | | GA | Gain adjust pin. Refer to Connection Diagram for gain adjust circuit. | 6 | D5 (D13) | Data bit 5 (LB) or data bit 13 (HB) | | +V <sub>CC</sub> | Positive supply voltage (+15V) | 7 | D4 (D12) | Data bit 4 (LB) or data bit 12 (HB) | | -V <sub>CC</sub> | Negative supply voltage (-15V) | 8 | D3 (D11) | Data bit 3 (LB) or data bit 11 (HB) | | CLR | Clear line. Sets the input latch to zero and sets the D/A latch to the input code that gives bipolar zero on the D/A output (Active low) | 9 | D2 (D10) | Data bit 2 (LB) or data bit 10 (HB) | | $\overline{\mathbf{w}}$ R | Write control line (Active low) | 10 | D1 (D9) | Data bit 1 (LB) or data bit 9 (HB) | | $\overline{A}_1$ | Enable for D/A converter latch (Active low) | 11 | D0 (D8)/SI | Data bit 0 (LB) or data bit 8 (HB). Serial input when serial mode is selected. | | $\overline{A_0}$ | Enable for input latch (Active low) | 12 | DCOM | Digital common | | D15 (MSB) | Data bit 15 (Most Significant Bit) | 13 | R <sub>F2</sub> | Feedback resistor for internal or external operational amplifier. Connect to pin 14 when a 10V output range is desired. Leave open for a 20V output range. | | D14 | Data bit 14 | 14 | V <sub>OUT</sub><br>R <sub>F1</sub> (DAC708) | Voltage output for DAC709 or feedback resistor for use with an external output op amp for the DAC708. Refer to Connection Diagram for connection of external op amp to DAC708. | | D13 | Data bit 13 | 15 | ACOM | Analog common | | D12 | Data bit 12 | 16 | SJ (DAC709)<br>I <sub>OUT</sub> (DAC708) | Summing junction of the internal output op amp for the DAC709, or the current output for the DAC708. Refer to Connection Diagram for connection of external op amp to DAC708. | | D11 | Data bit 11 | 17 | ВРО | Bipolar offset. Connect to pin 16 when operating in the bipolar mode. Leave open for unipolar mode. | | D10 | Data bit 10 | 18 | GA | Gain adjust pin | | D9 | Data bit 9 | 19 | +V <sub>cc</sub> | Positive supply voltage (+15V) | | D8 | Data bit 8 | 20 | -V <sub>cc</sub> | Negative supply voltage (-15V) | | D7 | Data bit 7 | 21 | CLR | Clear line. Sets the high and low byte input registers to zero and, for bipolar operation, sets the D/A register to the input code that gives bipolar zero on the D/A output. (In the unipolar mode, invert the MSB prior to the D/A.) | | D6 | Data bit 6 | 22 | WR | Write control line | | D5 | Data bit 5 | 23 | <del>CS</del> | Chip select control line | | D4 | Data bit 4 | 24 | V <sub>DD</sub> | Logic supply (+5V) | | D3 | Data bit 3 | 25 | No pin | | | D2 | Data bit 2 | 26 | No pin | (The DAC708 and DAC709 are in 24-pin packages) | | D1 | Data bit 1 | 27 | No pin | | | D0 (LSB) | Data bit 0 (Least Significant Bit) | 28 | No pin | | # DISCUSSION OF SPECIFICATIONS #### **DIGITAL INPUT CODES** For bipolar operation, the DAC707/708/709 accept positive-true binary two's complement input code. For unipolar operation (DAC708/709 only) the input code is positive-true straight-binary provided that the MSB input is inverted with an external inverter. See Table I. | | ANALOG C | OUTPUT | | | | | |-------------------------------------------------------------------------------------|-----------------------------------------|-------------------------|--|--|--|--| | Digital | Unipolar Straight Binary <sup>(1)</sup> | Binary Two's Complement | | | | | | Input | (DAC708/709 only; connected | (Bipolar operation; | | | | | | Codes | for Unipolar operation) | all models) | | | | | | 7FFF <sub>H</sub> | +1/2 Full Scale -1LSB <sup>(2)</sup> | +Full Scale | | | | | | 0000 <sub>H</sub> | Zero | Zero | | | | | | FFFF <sub>H</sub> | +Full Scale | -1LSB | | | | | | 8000 <sub>H</sub> | +1/2 Full Scale | -Full Scale | | | | | | NOTES: (1) MSB must be inverted externally. (2) Assumes MSB is inverted externally. | | | | | | | TABLE I. Digital Input Codes. #### **ACCURACY** #### Linearity This specification describes one of the most important measures of performance of a D/A converter. Linearity error is the deviation of the analog output from a straight line drawn through the end points (–Full Scale point and +Full Scale point). #### **Differential Linearity Error** Differential Linearity Error (DLE) of a D/A converter is the deviation from an ideal 1LSB change in the output when the input changes from one adjacent code to the next. A differential linearity error specification of $\pm 1/2$ LSB means that the output step size can be between 1/2LSB and 3/2LSB when the input changes between adjacent codes. A negative DLE specification of -1LSB maximum (-0.006% for 14-bit resolution) insures monotonicity. #### Monotonicity Monotonicity assures that the analog output will increase or remain the same for increasing input digital codes. The DAC707/708/709 are specified to be monotonic to 14 bits over the entire specification temperature range. #### **DRIFT** #### **Gain Drift** Gain Drift is a measure of the change in the full-scale range output over temperature expressed in parts per million per degree centigrade (ppm/°C). Gain drift is established by: (1) testing the end point differences at t<sub>MIN</sub>, +25°C and t<sub>MAX</sub>; (2) calculating the gain error with respect to the +25°C value; and (3) dividing by the temperature change. #### Zero Drift Zero Drift is a measure of the change in the output with $0000_{\rm H}$ applied to the D/A converter inputs over the specified temperature range. (For the DAC708/709 in unipolar mode, the MSB must be inverted). This code corresponds to zero volts (DAC707 and DAC709) or zero milliamps (DAC708) at the analog output. The maximum change in offset at $t_{\rm MIN}$ or $t_{\rm MAX}$ is referenced to the zero error at +25°C and is divided by the temperature change. This drift is expressed in FSR/°C. #### **SETTLING TIME** Settling time of the D/A is the total time required for the analog output to settle within an error band around its final value after a change in digital input. Refer to Figure 1 for typical values for this family of products. FIGURE 1. Final-Value Error Band Versus Full-Scale Range Settling Time. #### **Voltage Output** Settling times are specified to $\pm 0.003\%$ of FSR ( $\pm 1/2$ LSB for 14 bits) for two input conditions: a full-scale range change of 20V ( $\pm 10V$ ) or 10V ( $\pm 5V$ or 0 to 10V) and a 1LSB change at the "major carry", the point at which the worst-case settling time occurs. (This is the worst-case point since all of the input bits change when going from one code to the next.) #### **Current Output** Settling times are specified to $\pm 0.003\%$ of FSR for a full-scale range change for two output load conditions: one for $10\Omega$ to $100\Omega$ and one for $1000\Omega$ . It is specified this way because the output RC time constant becomes the dominant factor in determining settling time for large resistive loads. #### COMPLIANCE VOLTAGE Compliance voltage applies only to current output models. It is the maximum voltage swing allowed on the output current pin while still being able to maintain specified accuracy. #### **POWER SUPPLY SENSITIVITY** Power supply sensitivity is a measure of the effect of a change in a power supply voltage on the D/A converter output. It is defined as a percent of FSR change in the output per percent of change in either the positive supply (+ $V_{\rm CC}$ ), negative supply (- $V_{\rm CC}$ ) or logic supply ( $V_{\rm DD}$ ) about the nominal power supply voltages (see Figure 2). It is specified for DC or low frequency changes. The typical performance curve in Figure 2 shows the effect of high frequency changes in power supply voltages. FIGURE 2. Power Supply Rejection Versus Power Supply Ripple Frequency. ## **OPERATING INSTRUCTIONS** #### **POWER SUPPLY CONNECTIONS** For optimum performance and noise rejection, power supply decoupling capacitors should be added as shown in the Connection Diagram. $1\mu F$ tantalum capacitors should be located close to the D/A converter. #### **EXTERNAL ZERO AND GAIN ADJUSTMENT** Zero and gain may be trimmed by installing external zero and gain potentiometers. Connect these potentiometers as shown in the Connection Diagram and adjust as described below. TCR of the potentiometers should be 100ppm/°C or less. The 3.9M $\Omega$ and 270k $\Omega$ resistors ( $\pm 20\%$ carbon or better) should be located close to the D/A converter to prevent noise pickup. If it is not convenient to use these high-value resistors, an equivalent "T" network, as shown in Figure 3, may be substituted in place of the 3.9M $\Omega$ resistor. A 0.001 $\mu$ F to 0.01 $\mu$ F ceramic capacitor should be connected from GAIN ADJUST to ANALOG COMMON to prevent noise pickup. Refer to Figures 4 and 5 for the relationship of zero and gain adjustments to unipolar D/A converters. FIGURE 3. Equivalent Resistances. #### **Zero Adjustment** For unipolar (USB) configurations, apply the digital input code that produces zero voltage or zero current output and adjust the zero potentiometer for zero output. For bipolar (BTC) configurations, apply the digital input code that produces zero output voltage or current. See Table II for corresponding codes and connection diagrams for zero adjustments circuit connections. Zero calibration should be made before gain calibration. #### **Gain Adjustment** Apply the digital input that gives the maximum positive output voltage. Adjust the gain potentiometer for this positive full-scale voltage. See Table II for positive full-scale voltages and the Connection Diagrams for gain adjustment circuit connections. FIGURE 4. Relationship of Zero and Gain Adjustments for Unipolar D/A Converters, DAC708 and DAC709. FIGURE 5. Relationship of Zero and Gain Adjustments for Bipolar D/A Converters, DAC707 and DAC708/ 709 | Digital | | Analog Output Unipolar, 0 to +10V <sup>(1)</sup> | | | | | Digital | Analog Output | | | | | | | |---------------------------------------------------|-------------------|--------------------------------------------------|----------------------|------------------------|------------------|----------------------|---------------------------|-----------------------------|---------------------------------------------|-------------------------------|----------------------------|----------------------------|----------------------------|----------------------------------------| | Input | | | | | | Input | Bipolar, ±10V | | | | Bipolar, ±5V | | | | | Code | 16-6 | Bit | 15-Bit | 14-Bit | | Units | Code | 16-Bit | 15-Bit | 14-Bit | 16-Bit | 15-Bit | 14-Bit | Units | | One LSB<br>FFFF <sub>H</sub><br>0000 <sub>H</sub> | 15:<br>+9.99<br>0 | 985 | 305<br>+9.99969<br>0 | 610<br>+9.99939<br>0 | 9 | μV<br>V<br>V | One LSB<br>7FFFH<br>8000H | 305<br>+9.99960<br>-10.0000 | 610<br>+9.99939<br>-10.0000 | 1224<br>+9.99878<br>-10.0000 | 153<br>+4.99980<br>-5.0000 | 305<br>+4.99970<br>-5.0000 | 610<br>+4.99939<br>-5.0000 | μV<br>V<br>V | | | | | | | | | CURF | RENT OUTP | UT MODELS | ; | | | | | | Digital | | Analog Output | | | | Analog Output | | | Digital | | Analog C | Analog Output | | | | Input<br>Code | | | Unipol | ar, 0 to –2m | A <sup>(1)</sup> | | | | Input | | Bipolar, ±1 mA | | | | | Code | | 16- | Bit | 15-Bit | 1. | 4-Bit | Units | | Code | 16-Bit | 15-B | it 14 | 4-Bit | Units | | One LSB<br>FFFF <sub>H</sub><br>0000 <sub>H</sub> | | | | 0.061<br>-1.99994<br>0 | | 0.122<br>.99988<br>0 | μA<br>mA<br>mA | 7F | e LSB<br>FF <sub>H</sub><br>00 <sub>H</sub> | 0.031<br>-0.99997<br>+1.00000 | 1 | 994 -0. | .122<br>99988<br>00000 | μ <b>A</b><br>m <b>A</b><br>m <b>A</b> | TABLE II. Digital Input and Analog Output Voltage/Current Relationships. # INTERFACE LOGIC AND TIMING DAC708/709 The signals CHIP SELECT $(\overline{CS})$ , WRITE $(\overline{WR})$ , register enables $(\overline{A}_0, \overline{A}_1, \text{ and } \overline{A}_2)$ and CLEAR $(\overline{CLR})$ , provide the control functions for the microprocessor interface. They are all active in the "low" or logic "0" state. $\overline{CS}$ must be low to access any of the registers. $\overline{A}_0$ and $\overline{A}_1$ steer the input 8-bit data byte to the low- or high-byte input latch respectively. $\overline{A}_2$ gates the contents of the two input latches through to the D/A latch in parallel. The contents are then applied to the input of the D/A converter. When $\overline{WR}$ goes low, data is strobed into the latch or latches which have been enabled. The serial input mode is activated when both $\overline{A}_0$ and $\overline{A}_1$ are logic "0" simultaneously. The D0 (D8)/SI input data line accepts the serial data MSB first. Each bit is clocked in by a $\overline{WR}$ pulse. Data is strobed through to the D/A latch by $\overline{A}_2$ going to logic "0" the same as in the parallel input mode. Each of the latches can be made "transparent" by maintaining its enable signal at logic "0". However, as stated above, when both $\overline{A}_0$ and $\overline{A}_1$ are logic "0" at the same time, the serial mode is selected. The $\overline{\text{CLR}}$ line resets both input latches to all zeros and sets the D/A latch to $0000_{\text{H}}$ . This is the binary code that gives a null, or zero, at the output of the $\overline{\text{D/A}}$ in the bipolar mode. In the unipolar mode, activating $\overline{\text{CLR}}$ will cause the output to go to one-half of full scale. The maximum clock rate of the latches is 10 MHz. The minimum time between write $(\overline{\text{WR}})$ pulses for successive enables is 20 ns. In the serial input mode (DAC708 and DAC709), the maximum rate at which data can be clocked into the input shift register is 10 MHz. The timing of the control signals is given in Figure 6. #### **DAC707** The DAC707 interface timing is the same as that described above except instead of two 8-bit separately-enabled input latches, it has a single 16-bit input latch enabled by $\overline{A}_0$ . The FIGURE 6. Logic Timing Diagram. D/A latch is enabled by $\overline{A}_1$ . Also, there is no serial-input mode and no CHIP SELECT ( $\overline{CS}$ ) line. # INSTALLATION CONSIDERATIONS Due to the extremely-high accuracy of the D/A converter, system design problems such as grounding and contact resistance become very important. For a 16-bit converter with a +10V full-scale range, 1LSB is 153 $\mu$ V. With a load current of 5mA, series wiring and connector resistance of only 30m $\Omega$ will cause the output to be in error by 1LSB. To understand what this means in terms of a system layout, the resistance of typical 1 ounce copper-clad printed circuit board material is approximately 1/2m $\Omega$ per square. In the example above, a 10 milliinch-wide conductor 60 milliinches long would cause a 1LSB error. FIGURE 7. DAC707/709 Bipolar Output Circuit (Voltage Out). FIGURE 8. DAC708 Bipolar Output Circuit (with External Op Amp). In Figures 7 and 8, lead and contact resistances are represented by $R_1$ through $R_5$ . As long as the load resistance $R_L$ is constant, $R_2$ simply introduces a gain error and can be removed with gain calibration. $R_3$ is part of $R_L$ if the output voltage is sensed at ANALOG COMMON. Figures 8 and 9 show two methods of connecting the current output model with an external precision output op amp. By sensing the output voltage at the load resistor (connecting $R_F$ to the output of the amplifier at $R_L$ ) the effect of $R_L$ and $R_2$ is greatly reduced. $R_L$ will cause a gain error but is independent of the value of $R_L$ and can be eliminated by initial calibration adjustments. The effect of $R_2$ is negligible because it is inside the feedback loop of the output op amp and is therefore greatly reduced by the loop gain. In many applications it is impractical to sense the output voltage at ANALOG COMMON. Sensing the output voltage at the system ground point is permissible because these converters have separate analog and digital common lines and the analog return current is a near-constant 2mA and varies by only $10\mu A$ to $20\mu A$ over the entire input code range. $R_4$ can be as large as $3\Omega$ without adversely affecting the linearity of the D/A converter. The voltage drop across $R_4$ is constant and appears as a zero error that can be nulled with the zero calibration adjustment. Another approach senses the output at the load as shown in Figure 9. In this circuit the output voltage is sensed at the load common and not at the D/A converter common as in the previous circuits. The value of $\mathbf{R}_6$ and $\mathbf{R}_7$ must be adjusted for maximum common-mode rejection across $\mathbf{R}_L$ . The effect of $\mathbf{R}_4$ is negligible as explained previously. The D/A converter and the wiring to its connectors should be located to provide optimum isolation from sources of RFI and EMI. The key to elimination of RF radiation or pickup is small loop area. Signal leads and their return conductors should be kept close together such that they present a small flux-capture cross section for any external field. FIGURE 9. Alternate Connection for Ground Sensing at the Load (Current Output Models). #### **BURN-IN SCREENING** Burn-in screening is an option available for the DAC707. Burn-in duration is 160 hours at the temperature shown below (or equivalent combination of time and temperature). | Product | Temp. Range | <b>Burn-In Screening</b> | |-------------|--------------------|--------------------------| | DAC707JP-BI | 0°C to 70°C | 100°C | | DAC707KP-BI | 0°C to 70°C | 100°C | | DAC707KH-BI | -25°C to $+85$ °C | 125°C | | DAC707BH-BI | -25°C to $+85$ °C | 125°C | | DAC707SH-BI | -55°C to $+125$ °C | 125°C | All units are tested after burn-in to ensure that grade specifications are met. ### **APPLICATIONS** # LOADING THE DAC709 SERIALLY ACROSS AN ISOLATION BARRIER A very useful application of the DAC709 is in achieving low-cost isolation that preserves high accuracy. Using the serial input feature of the input register pair, only three signal lines need to be isolated. The data is applied to pin 11 in a serial bit stream, MSB first. The $\overline{\text{WR}}$ input is used as a data strobe, clocking in each data bit. A RESET signal is provided for system startup and reset. These three signals are each optically isolated. Once the 16 bits of serial data have been strobed into the input register pair, the data is strobed through to the D/A register by the "carry" signal out of a 4-bit binary synchronous counter that has counted the $16 \overline{\text{WR}}$ pulses used to clock in the data. The circuit diagram is given in Figure 10. # CONNECTING MULTIPLE DAC707s TO A 16-BIT MICROPROCESSOR BUS Figure 11 illustrates the method of connecting multiple DAC707s to a 16-bit microprocessor bus. The circuit shown has two DAC707s and uses only one address line to select either the input register or the D/A register. An external address decoder selects the desired converter. FIGURE 10. Serial Loading of Electrically Isolated DAC708/709. FIGURE 11. Connecting Multiple DAC707s to a 16-Bit Microprocessor.