

#### **General Description**

The SLG59M1746C is a high-performance 1 A capable, single-channel load switch designed for high-side power control applications up to 1 A. This feature-rich nFET load switch has been optimized for all small form-factor, single-cell Li-ion applications including smartphone, fitness bands, and watches.

Operating from 2.7 V to 3.6 V supplies, the SLG59M1746C's RDS $_{\rm ON}$  is 17.6 m $\Omega$  and exhibits an input voltage range that extends from 0.25 V to 1.5 V. The SLG59M1746C's novel nFET architecture achieves very low supply current operation, controlled V $_{\rm IN}$  inrush current profile, and world-class V $_{\rm IN}$  range to rival the performance of many general-purpose nFET and pFET load switches on the market.

Using Renesas's proprietary MOSFET IP, the SLG59M1746C achieves a stable RDS $_{ON}$  as a function of both the supply and input voltages. Fully specified over the -40 °C to 85 °C temperature range, this advanced nFET load switch is available in 6-lead WLCSP measuring 0.71 mm x 1.16 mm x 0.5 mm with 0.35 mm pitch. The SLG59M1746C consumes less than 1  $\mu$ A after start up. There are no protection features such as over temperature or over current shutdown, etc.

#### **Features**

- · High-performance nFET Design:
  - Low Typical RDS<sub>ON</sub>: 17.6 mΩ
- Steady-state Operating Current: 1 A
- · Small Inrush Current
- Very Low Supply current after startup: < 1µA</li>
- Operating V<sub>DD</sub> Range: 2.7 V ≤ V<sub>DD</sub> ≤ 3.6 V
- Operating V<sub>IN</sub> Range: 0.25 V ≤ V<sub>IN</sub> ≤ 1.5 V
- Fast V<sub>OUT</sub> Discharge
- ON/OFF Control: Active HIGH
- Operating Temperature: -40 °C to 85 °C
- Pb-Free / Halogen-Free / RoHS compliant WLCSP
  - 6 lead 0.71 mm x 1.16 mm, 0.35 mm pitch

#### **Pin Configuration**



6L WLCSP (Laser Marking View)

#### **Applications**

- Smartphones
- Fitness Bands
- Watches
- Tablet PCs

## **Block Diagram**





## **Pin Description**

| Pin#   | Pin Name | Туре   | Pin Description                                                                                                                                                                                                                                                                                                                                                                                                     |
|--------|----------|--------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| B2     | VDD      | Power  | VDD supplies the power for the operation of the load switch and the internal control circuitry. Bypass the VDD pin to GND with a 0.1 $\mu$ F (or larger) capacitor.                                                                                                                                                                                                                                                 |
| A2     | VIN      | MOSFET | Drain terminal connection of the n-channel MOSFET. Connect a 1 $\mu$ F (or larger) low-ESR capacitor from this pin to ground.                                                                                                                                                                                                                                                                                       |
| A1, B1 | VOUT     | MOSFET | Source terminal connections of the n-channel MOSFET. Connect a low-ESR capacitor from this pin to ground and consult the Electrical Characteristics table for recommended $C_{LOAD}$ range.                                                                                                                                                                                                                         |
| C2     | ON       | Input  | A low-to-high transition on this pin initiates the operation of the SLG59M1746C's state machine. ON is an asserted HIGH, level-sensitive CMOS input with ON_V <sub>IL</sub> < 0.3 V and ON_V <sub>IH</sub> > 0.85 V. As the ON pin input circuit has an internal 8 M $\Omega$ pull-down, connect this pin to a general-purpose output (GPO) of a microcontroller, an application processor, or a system controller. |
| C1     | GND      | VOUT   | Ground connection. Connect this pin to system analog or power ground plane.                                                                                                                                                                                                                                                                                                                                         |

## **Ordering Information**

| Part Number   | Туре                     | Production Flow             |
|---------------|--------------------------|-----------------------------|
| SLG59M1746C   | WLCSP 6L                 | Industrial, -40 °C to 85 °C |
| SLG59M1746CTR | WLCSP 6L (Tape and Reel) | Industrial, -40 °C to 85 °C |



## **Absolute Maximum Ratings**

| Parameter                | Description                                        | Conditions                                                                                                                                | Min. | Тур. | Max. | Unit |
|--------------------------|----------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------|------|------|------|------|
| V <sub>DD</sub> to GND   | Power Supply Voltage to GND                        |                                                                                                                                           | -0.3 | -    | 5    | V    |
| V <sub>IN</sub> to GND   | Load Switch Input Voltage to GND                   |                                                                                                                                           | -0.3 | 1    | 5    | V    |
| V <sub>OUT</sub> to GND  | Load Switch Output Voltage to GND                  |                                                                                                                                           | -0.3 | 1    | 5    | V    |
| ON to GND                | ON Pin Voltage to GND                              |                                                                                                                                           | -0.3 | -    | 5    | V    |
| T <sub>S</sub>           | Storage Temperature                                |                                                                                                                                           | -65  |      | 150  | °C   |
| TJ                       | Junction Temperature                               |                                                                                                                                           | -40  | 1    | 150  | °C   |
| ESD <sub>HBM</sub>       | ESD Protection                                     | Human Body Model                                                                                                                          | 3000 |      |      | V    |
| ESD <sub>CDM</sub>       | ESD Protection                                     | Charged Device Model                                                                                                                      | 1000 | 1    |      | V    |
| MSL                      | Moisture Sensitivity Level                         |                                                                                                                                           |      |      | 1    |      |
| $\theta_{JA}$            | Package Thermal Resistance,<br>Junction-to-Ambient | 0.71 x 1.16 mm 6L WLCSP; Determined using 0.25 in <sup>2</sup> , 1 oz .copper pads under each VIN and VOUT terminal and FR4 pcb material. |      | 88   |      | °C/W |
| $T_J,MAX$                | Maximum Junction Temperature                       |                                                                                                                                           |      | 150  |      | °C   |
| MOSFET IDS <sub>PK</sub> | Peak Current from VIN to VOUT                      | Maximum pulsed switch current, pulse width < 1 ms, 1% duty cycle                                                                          |      |      | 1.5  | Α    |

Note: Stresses greater than those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability.

#### **Electrical Characteristics**

 $2.7~V \le V_{DD} \le 3.6~V;~0.25~V \le V_{IN} \le 1.5~V;~T_A = -40~^{\circ}C$  to 85  $^{\circ}C$ , unless otherwise noted. Typical values are at  $T_A = 25^{\circ}C$ 

| Parameter          | Description                                                                        | Min.                                                                                                                               | Тур. | Max. | Unit |    |
|--------------------|------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------|------|------|------|----|
| V <sub>DD</sub>    | Power Supply Voltage                                                               |                                                                                                                                    | 2.7  |      | 3.6  | V  |
| $V_{IN}$           | Load Switch Input Voltage                                                          |                                                                                                                                    | 0.25 |      | 1.5  | V  |
|                    |                                                                                    | $V_{DD} = 2.7 \text{ V; ON} = V_{DD};$<br>0.25 V \leq V <sub>IN</sub> \leq 1.5 V; No Load                                          | ı    | 15.4 | 20.9 | μΑ |
|                    |                                                                                    | $V_{DD}$ = 2.7 V; ON = 1.8 V;<br>0.25 V $\leq$ V <sub>IN</sub> $\leq$ 1.5 V; No Load                                               | ı    | 15.4 | 20.9 | μΑ |
|                    |                                                                                    | $V_{DD}$ = 3.0 V; ON = $V_{DD}$ ;<br>0.25 V ≤ $V_{IN}$ ≤ 1.5 V; No Load                                                            | 1    | 15.4 | 20.9 | μΑ |
| las o              | V <sub>DD</sub> Quiescent Supply Current during startup                            | $V_{DD} = 3.0 \text{ V}; \text{ ON} = 1.8 \text{ V};$<br>0.25 V \leq V_{IN} \leq 1.5 V; No Load                                    | ı    | 15.4 | 20.9 | μΑ |
| I <sub>DD_Q1</sub> |                                                                                    | $V_{DD} = 3.3 \text{ V; ON} = V_{DD};$<br>0.25 V $\leq V_{IN} \leq 1.5 \text{ V; No Load}$                                         | 1    | 15.5 | 20.9 | μΑ |
|                    |                                                                                    | $V_{DD} = 3.3 \text{ V}; \text{ ON} = 1.8 \text{ V};$<br>0.25 V \leq V_{IN} \leq 1.5 V; No Load                                    | ı    | 15.6 | 20.9 | μΑ |
|                    |                                                                                    | $V_{DD} = 3.6 \text{ V}; \text{ ON} = V_{DD};$<br>0.25 V \leq V_{IN} \leq 1.5 V; No Load                                           | ı    | 15.7 | 21.5 | μΑ |
|                    |                                                                                    | $V_{DD}$ = 3.6 V; ON = 1.8 V;<br>0.25 V $\leq$ V <sub>IN</sub> $\leq$ 1.5 V; No Load                                               |      | 15.8 | 21.5 | μΑ |
| I <sub>DD_Q2</sub> | V <sub>DD</sub> Quiescent Supply Current after startup / Power FET fully turned on | $2.7 \text{ V} \le \text{V}_{\text{DD}} \le 3.6 \text{ V}; \text{ON} = \text{V}_{\text{DD}} \text{ after startup}; \text{No Load}$ | -    |      | 0.5  | μΑ |



## **Electrical Characteristics (continued)**

 $2.7 \text{ V} \le \text{V}_{DD} \le 3.6 \text{ V}; 0.25 \text{ V} \le \text{V}_{IN} \le 1.5 \text{ V}; \text{T}_{A} = -40 ^{\circ}\text{C} \text{ to } 85 ^{\circ}\text{C}, \text{ unless otherwise noted. Typical values are at T}_{A} = 25 ^{\circ}\text{C}$ 

| Parameter              | Description                              | Min.                                                                                                                               | Тур. | Max. | Unit     |      |
|------------------------|------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------|------|------|----------|------|
| I <sub>SHDN</sub>      | OFF Mode Supply Current                  | $2.7 \text{ V} \le \text{V}_{DD} \le 3.6 \text{ V}$ ; ON = LOW; No Load                                                            |      |      | 0.33     | μΑ   |
| MOSFET IDS             | Current from VIN to VOUT                 | Continuous                                                                                                                         |      |      | 1        | Α    |
| IDS <sub>INRUSH</sub>  | MOSFET Drain to Source Inrush<br>Current | Inrush current during startup with $C_{LOAD}$ up to 30 $\mu\text{F}$ when zero load current                                        |      | 9    | 20       | mA   |
| RDS <sub>ON</sub>      | ON Resistance                            | $T_A = 25$ °C; $V_{DD} = 3.0$ V; $V_{IN} = 1.5$ V; $I_{DS} = 0.1$ A                                                                |      | 17.6 | 22       | mΩ   |
| TOOON                  | ON Resistance                            | T <sub>A</sub> = 85 °C; V <sub>DD</sub> = 3.0 V; V <sub>IN</sub> = 1.5 °<br>I <sub>DS</sub> = 0.1 A                                |      |      |          |      |
| I <sub>FET_OFF</sub>   | MOSFET OFF Leakage Current               | $2.7 \text{ V} \le \text{V}_{DD} \le 3.6 \text{ V};$<br>$\text{V}_{IN} = 1.5 \text{ V}, \text{V}_{OUT} = 0 \text{ V};$<br>ON = LOW |      | 0.01 | 1        | μΑ   |
| T                      | ON Delay Time                            | 50% ON to 10% $V_{OUT}$ ↑; $V_{DD}$ = 2.7 V; $V_{IN}$ = 1.5 V, $R_{LOAD}$ = 1 k $\Omega$ ; $C_{LOAD}$ = 10 $\mu F$                 |      | 0.59 | 0.98     | ms   |
| T <sub>ON_Delay</sub>  | ON Delay Time                            | 50% ON to 10% $V_{OUT}$ ↑; $V_{DD}$ = 3.6 V; $V_{IN}$ = 1.5 V, $R_{LOAD}$ = 1 k $\Omega$ ; $C_{LOAD}$ = 10 $\mu F$                 |      | 0.58 | 0.98     | ms   |
| V                      | V <sub>OUT</sub> Slew Rate               | 10% $V_{OUT}$ to 90% $V_{OUT}$ ↑;<br>$V_{DD}$ = 2.7 V; $V_{IN}$ = 1.5 V;<br>$R_{LOAD}$ = 1 kΩ; $C_{LOAD}$ = 10 μF                  |      | 0.38 | 0.55     | V/ms |
| V <sub>OUT(SR)</sub>   | V <sub>OUT</sub> Siew Nate               | 10% $V_{OUT}$ to 90% $V_{OUT}$ ↑;<br>$V_{DD}$ = 3.6 V; $V_{IN}$ = 1.5 V;<br>$R_{LOAD}$ = 1 kΩ; $C_{LOAD}$ = 10 μF                  | 0.20 | 0.38 | 0.55     | V/ms |
| т                      | OFF Delay Time                           | 50% ON to $V_{OUT}$ Fall Start $\downarrow$ ;<br>$V_{DD}$ = 2.7 V; $V_{IN}$ = 1.5 V;<br>$R_{LOAD}$ = 1 k $\Omega$ ; no $C_{LOAD}$  |      | 3    | 4.5      | μs   |
| T <sub>OFF_Delay</sub> | Of the Delay Time                        | 50% ON to $V_{OUT}$ Fall Start $\downarrow$ ;<br>$V_{DD}$ = 3.6 V; $V_{IN}$ = 1.5 V;<br>$R_{LOAD}$ = 1 kΩ; no $C_{LOAD}$           |      | 6.5  | 9        | μs   |
| C <sub>LOAD</sub>      | Output Load Capacitance                  | C <sub>LOAD</sub> connected from VOUT to GND                                                                                       |      | 10   |          | μF   |
| R <sub>DISCHRG</sub>   | Output Discharge Resistance              | $2.7 \text{ V} \le \text{V}_{DD} \le 3.6 \text{ V}; \text{V}_{OUT} \le 0.4 \text{ V}$                                              |      | 160  | 210      | Ω    |
| ON_V <sub>IH</sub>     | ON Pin Input High Voltage                |                                                                                                                                    | 0.85 |      | $V_{DD}$ | V    |
| ON_V <sub>IL</sub>     | ON Pin Input Low Voltage                 |                                                                                                                                    | -0.3 | 0    | 0.3      | V    |



 $T_{Total\_ON}, T_{ON\_Delay}$  and Slew Rate Measurement





## **Typical Performance Characteristics**

## $RDS_{ON}$ vs. Temperature, $V_{IN},$ and $V_{DD}$



## $RDS_{ON}$ vs. $V_{IN}$ , and $V_{DD}$





 $\mathbf{I}_{\mathrm{SHDN}}$  vs.  $\mathbf{V}_{\mathrm{IN}},\,\mathbf{V}_{\mathrm{DD}},$  and Temperature





## $I_{\rm DD\ Q2}$ when ON = 1.8 V vs. $V_{\rm IN}, V_{\rm DD}$ , and Temperature





## $I_{DD\ Q2}$ when ON = $V_{DD}$ vs. $V_{IN}, V_{DD}$ , and Temperature





## **Typical Turn-on Waveforms**



Figure 1. Typical Turn ON operation waveform for  $V_{DD}$  = 2.7 V,  $V_{IN}$  = 0.25 V,  $C_{LOAD}$  = 10  $\mu$ F,  $R_{LOAD}$  = 1  $k\Omega$ 



Figure 2. Typical Turn ON operation waveform for  $V_{DD}$  = 2.7 V,  $V_{IN}$  = 1 V,  $C_{LOAD}$  = 10  $\mu$ F,  $R_{LOAD}$  = 1  $k\Omega$ 





Figure 3. Typical Turn ON operation waveform for  $V_{DD}$  = 2.7 V,  $V_{IN}$  = 1.5 V,  $C_{LOAD}$  = 10  $\mu$ F,  $R_{LOAD}$  = 1  $k\Omega$ 



Figure 4. Typical Turn ON operation waveform for  $V_{DD}$  = 3 V,  $V_{IN}$  = 0.25 V,  $C_{LOAD}$  = 10  $\mu$ F,  $R_{LOAD}$  = 1  $k\Omega$ 





Figure 5. Typical Turn ON operation waveform for  $V_{DD}$  = 3 V,  $V_{IN}$  = 1 V,  $C_{LOAD}$  = 10  $\mu$ F,  $R_{LOAD}$  = 1  $k\Omega$ 



Figure 6. Typical Turn ON operation waveform for  $V_{DD}$  = 3 V,  $V_{IN}$  = 1.5 V,  $C_{LOAD}$  = 10  $\mu$ F,  $R_{LOAD}$  = 1  $k\Omega$ 





Figure 7. Typical Turn ON operation waveform for  $V_{DD}$  = 3.6 V,  $V_{IN}$  = 0.25 V,  $C_{LOAD}$  = 10  $\mu$ F,  $R_{LOAD}$  = 1  $k\Omega$ 



Figure 8. Typical Turn ON operation waveform for  $V_{DD}$  = 3.6 V,  $V_{IN}$  = 1 V,  $C_{LOAD}$  = 10  $\mu$ F,  $R_{LOAD}$  = 1  $k\Omega$ 



2-Feb-2022

An Ultra-low Power, RDS<sub>ON</sub> 17.6 m $\Omega$ , 1 A, 0.82 mm $^2$  WLCSP Load Switch with Controlled Inrush Current



Figure 9. Typical Turn ON operation waveform for  $V_{DD}$  = 3.6 V,  $V_{IN}$  = 1.5 V,  $C_{LOAD}$  = 10  $\mu$ F,  $R_{LOAD}$  = 1  $k\Omega$ 

## **Typical Turn-off Waveforms**

**Datasheet** 



Figure 10. Typical Turn OFF operation waveform for  $V_{DD}$  = 2.7 V,  $V_{IN}$  = 0.25 V,  $C_{LOAD}$  = 10  $\mu$ F,  $R_{LOAD}$  = 1  $k\Omega$ 





Figure 11. Typical Turn OFF operation waveform for  $V_{DD}$  = 2.7 V,  $V_{IN}$  = 0.25 V, no  $C_{LOAD}$ ,  $R_{LOAD}$  = 1 k $\Omega$ 



Figure 12. Typical Turn OFF operation waveform for V<sub>DD</sub> = 2.7 V, V<sub>IN</sub> = 1 V, C<sub>LOAD</sub> = 10  $\mu$ F, R<sub>LOAD</sub> = 1  $k\Omega$ 





Figure 13. Typical Turn OFF operation waveform for  $V_{DD}$  = 2.7 V,  $V_{IN}$  = 1 V, no  $C_{LOAD}$ ,  $R_{LOAD}$  = 1 k $\Omega$ 



Figure 14. Typical Turn OFF operation waveform for V<sub>DD</sub> = 2.7 V, V<sub>IN</sub> = 1.5 V, C<sub>LOAD</sub> = 10  $\mu$ F, R<sub>LOAD</sub> = 1  $k\Omega$ 





Figure 15. Typical Turn OFF operation waveform for  $V_{DD}$  = 2.7 V,  $V_{IN}$  = 1.5 V, no  $C_{LOAD}$ ,  $R_{LOAD}$  = 1 k $\Omega$ 



Figure 16. Typical Turn OFF operation waveform for V<sub>DD</sub> = 3 V, V<sub>IN</sub> = 0.25V, C<sub>LOAD</sub> = 10  $\mu$ F, R<sub>LOAD</sub> = 1 k $\Omega$ 





Figure 17. Typical Turn OFF operation waveform for  $V_{DD}$  = 3 V,  $V_{IN}$  = 0.25 V, no  $C_{LOAD}$ ,  $R_{LOAD}$  = 1 k $\Omega$ 



Figure 18. Typical Turn OFF operation waveform for V<sub>DD</sub> = 3 V, V<sub>IN</sub> = 1 V, C<sub>LOAD</sub> = 10  $\mu$ F, R<sub>LOAD</sub> = 1  $k\Omega$ 





Figure 19. Typical Turn OFF operation waveform for  $V_{DD}$  = 3 V,  $V_{IN}$  = 1 V, no  $C_{LOAD}$ ,  $R_{LOAD}$  = 1 k $\Omega$ 



Figure 20. Typical Turn OFF operation waveform for  $V_{DD}$  = 3 V,  $V_{IN}$  = 1.5 V,  $C_{LOAD}$  = 10  $\mu$ F,  $R_{LOAD}$  = 1  $k\Omega$ 





Figure 21. Typical Turn OFF operation waveform for  $V_{DD}$  = 3 V,  $V_{IN}$  = 1.5 V, no  $C_{LOAD}$ ,  $R_{LOAD}$  = 1 k $\Omega$ 



Figure 22. Typical Turn OFF operation waveform for V<sub>DD</sub> = 3.6 V, V<sub>IN</sub> = 0.25 V, C<sub>LOAD</sub> = 10  $\mu$ F, R<sub>LOAD</sub> = 1  $k\Omega$ 





Figure 23. Typical Turn OFF operation waveform for  $V_{DD}$  = 3.6 V,  $V_{IN}$  = 0.25 V, no  $C_{LOAD}$ ,  $R_{LOAD}$  = 1 k $\Omega$ 



Figure 24. Typical Turn OFF operation waveform for  $V_{DD}$  = 3.6 V,  $V_{IN}$  = 1 V,  $C_{LOAD}$  = 10  $\mu$ F,  $R_{LOAD}$  = 1  $k\Omega$ 





Figure 25. Typical Turn OFF operation waveform for  $V_{DD}$  = 3.6 V,  $V_{IN}$  = 1 V, no  $C_{LOAD}$ ,  $R_{LOAD}$  = 1 k $\Omega$ 



Figure 26. Typical Turn OFF operation waveform for V<sub>DD</sub> = 3.6 V, V<sub>IN</sub> = 1.5 V, C<sub>LOAD</sub> = 10  $\mu$ F, R<sub>LOAD</sub> = 1  $k\Omega$ 





Figure 27. Typical Turn OFF operation waveform for  $V_{DD}$  = 3.6 V,  $V_{IN}$  = 1.5 V, no  $C_{LOAD}$ ,  $R_{LOAD}$  = 1 k $\Omega$ 



#### **Applications Information**

#### SLG59M1746C Power-Up/Power-Down Sequence Considerations

During  $V_{DD}$  power-up operation, SLG59M1746C's internal circuitry is activated once  $V_{DD}$  crosses 1 V, but the switch will not be turned on if ON = 0. Once  $V_{DD}$  has reached 90% of its steady-state value (and within SLG59M1746C's nominal supply voltage range of 2.7 V to 3.6 V), the ON pin can then be toggled LOW-to-HIGH to close the switch.

A nominal power-up sequence is to apply  $V_{DD}$  first, followed by  $V_{IN}$  only after  $V_{DD}$  is > 2.7 V, and finally toggling the ON pin LOW-to-HIGH after  $V_{IN}$  is at least 90% of its final value.

If other power-up sequence is applied, the load switch can be turned on when ON is HIGH, but the behavior may differ from datasheet specifications.

A nominal power-down sequence is the power-up sequence in reverse order.

If  $V_{DD}$  and  $V_{IN}$  are applied at the same time, a voltage glitch may appear on the output pin at  $V_{OUT}$ . To prevent glitches at the output, it is recommended to connect at least 1  $\mu$ F capacitor from the VOUT pin to GND and to keep the  $V_{DD}$  &  $V_{IN}$  ramp times higher than 2 ms.

As illustrated in the typical performance transient scope captures, the V<sub>OUT</sub> output follows a linear ramp when the load switch is turned on.

If ON and VDD are tied together and powered up, the load switch can be turned on, but the behavior may differ from datasheet specifications.

#### **Power Dissipation**

The junction temperature of the SLG59M1746C depends on different factors such as board layout, ambient temperature, and other environmental factors. The primary contributor to the increase in the junction temperature of the SLG59M1746C is the power dissipation of its power MOSFET. Its power dissipation and the junction temperature in nominal operating mode can be calculated using the following equations:

$$PD = RDS_{ON} \times I_{DS}^2 + V_{DD} \times I_{DD}$$
 Q2

where:

PD = Power dissipation, in Watts (W) RDS<sub>ON</sub> = Power MOSFET ON resistance, in Ohms ( $\Omega$ )  $I_{DS}$  = Output current, in Amps (A)  $V_{DD}$  = Applied Supply Voltage, in Volts (V)  $I_{DD}$ \_ $\Omega$  = IC's Supply Current, in Amps (A)

and

$$T_{,I} = PD \times \theta_{,IA} + T_{A}$$

where:

 $T_J$  = Junction temperature, in Celsius degrees (°C)  $\theta_{JA}$  = Package thermal resistance, in Celsius degrees per Watt (°C/W)  $T_A$  = Ambient temperature, in Celsius degrees (°C)



#### **Layout Guidelines:**

- 1. The VDD pin (B2) needs a 0.1µF (or larger) external capacitor to smooth pulses from the power supply. Locate this capacitor as close as possible to the SLG59M1746C's B2 pin.
- 2. Since the VIN and VOUT pins dissipate most of the heat generated during high-load current operation, it is highly recommended to make power traces as short, direct, and wide as possible. A good practice is to make power traces with <u>absolute minimum widths</u> of 15 mils (0.381 mm) per Ampere. A representative layout, shown in Figure 28, illustrates proper techniques for heat to transfer as efficiently as possible out of the device;
- To minimize the effects of parasitic trace inductance on normal operation, it is recommended to connect input C<sub>IN</sub> and output C<sub>LOAD</sub> low-ESR capacitors as close as possible to the SLG59M1746C's VIN and VOUT pins;
- 4. The GND pin should be connected to system analog or power ground plane.

#### SLG59M1746C Evaluation Board:

A GreenFET Evaluation Board for SLG59M1746C is designed according to the statements above and is illustrated on Figure 28. Please note that evaluation board has D\_Sense and S\_Sense pads. They cannot carry high currents and dedicated only for RDS<sub>ON</sub> evaluation.



Figure 28. SLG59M1746C Evaluation Board





Figure 29. SLG59M1746C Evaluation Board Connection Circuit

#### **Basic Test Setup and Connections**



Figure 30. SLG59M1746C Evaluation Board Connection Circuit

#### **EVB** Configuration

- 1. Connect oscilloscope probes to D/VIN, S/VOUT, ON, etc.;
- 2. Turn on Power Supply 1 and set desired V<sub>DD</sub> from 2.7 V...3.6 V range;
- 3. Turn on Power Supply 2 and set desired V<sub>IN</sub> from 0.25 V...1.5 V range;
- 4 .Toggle the ON signal High or Low to observe SLG59M1746C operation.

Datasheet Revision 1.02 2-Feb-2022



## **Package Top Marking System Definition**



NNN - Serial Number Code Field<sup>1</sup>

Note 1: Each character in code field can be alphanumeric A-Z and 0-9



## **Package Drawing and Dimensions**

6 Pin WLCSP Green Package 0.71 x 1.16 mm

2

1

## **Laser Marking View**



## **Bump View**





| UNIT: mm |       |          |       |        |           |           |       |  |
|----------|-------|----------|-------|--------|-----------|-----------|-------|--|
| Symbol   | Min.  | Nom.     | Max.  | Symbol | Min.      | Nom.      | Max.  |  |
| Α        | 0.390 | 0.445    | 0.500 | D      | 1.130     | 1.160     | 1.190 |  |
| A1       | 0.125 | 0.150    | 0.175 | Е      | 0.680     | 0.710     | 0.740 |  |
| A2       | 0.245 | 0.270    | 0.295 | е      | 0.35 BSC  |           |       |  |
| A3       | 0.020 | 0.025    | 0.030 | D1     | 0.70 BSC  |           |       |  |
| b        | 0.195 | 0.220    | 0.245 | SD     | 0.055 BSC |           |       |  |
| N        |       | 6 (bump) |       | SE     |           | 0.175 BSC |       |  |



## SLG59M1746C 6 Pin WLCSP PCB Landing Pattern













Solder mask detail (not to scale)

Unit: um



## **Recommended Reflow Soldering Profile**

For successful reflow of the SLG59M1746C a recommended thermal profile is illustrated below:



Note: This reflow profile is for classification/preconditioning and are not meant to specify board assembly profile. Actual board assembly profiles should be developed based on specific process needs and board designs and should not exceed parameters depicted on figure above.

Please see more information on IPC/JEDEC J-STD-020: latest revision for reflow profile based on package volume of 0.242 mm<sup>3</sup> (nominal).



## **Tape and Reel Specifications**

| Dookogo                                      | # - 5        | Nominal           | Max Units |         | Reel &           | Leader (min) |                | Trailer (min) |                | Таре          | Part          |
|----------------------------------------------|--------------|-------------------|-----------|---------|------------------|--------------|----------------|---------------|----------------|---------------|---------------|
| Package<br>Type                              | # of<br>Pins | Package Size [mm] | per Reel  | per Box | Hub Size<br>[mm] | Pockets      | Length<br>[mm] | Pockets       | Length<br>[mm] | Width<br>[mm] | Pitch<br>[mm] |
| WLCSP 6L<br>0.71 x 1.16<br>mm 0.35P<br>Green | 6            | 0.71 x 1.16       | 3000      | 3000    | 178/60           | 100          | 400            | 100           | 400            | 8             | 4             |

## **Carrier Tape Drawing and Dimensions**

| Package<br>Type                              | PocketBTM<br>Length | PocketBTM<br>Width | Pocket<br>Depth | Index Hole<br>Pitch | Pocket<br>Pitch | Index Hole<br>Diameter | Index Hole<br>to Tape<br>Edge | Index Hole<br>to Pocket<br>Center | Tape Width |
|----------------------------------------------|---------------------|--------------------|-----------------|---------------------|-----------------|------------------------|-------------------------------|-----------------------------------|------------|
|                                              | A0                  | В0                 | K0              | P0                  | P1              | D0                     | E                             | F                                 | W          |
| WLCSP 6L<br>0.71 x 1.16<br>mm 0.35P<br>Green |                     | 1.22               | 0.53            | 4                   | 4               | 1.5                    | 1.75                          | 3.5                               | 0.2        |



Refer to EIA-481 specification

## **SLG59M1746C**



An Ultra-low Power, RDS  $_{ON}$  17.6 m $\Omega$ , 1 A, 0.82 mm $^2$  WLCSP Load Switch with Controlled Inrush Current

## **Revision History**

| Date      | Version                    | Change                                       |
|-----------|----------------------------|----------------------------------------------|
| 2/2/2022  | 1.02                       | Updated Company name and logo<br>Fixed typos |
| 3/25/2020 | 3/25/2020 1.01 Fixed typos |                                              |
| 3/20/2019 | 1.00                       | Production Release                           |

#### IMPORTANT NOTICE AND DISCLAIMER

RENESAS ELECTRONICS CORPORATION AND ITS SUBSIDIARIES ("RENESAS") PROVIDES TECHNICAL SPECIFICATIONS AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS OR IMPLIED, INCLUDING, WITHOUT LIMITATION, ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for developers skilled in the art designing with Renesas products. You are solely responsible for (1) selecting the appropriate products for your application, (2) designing, validating, and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. Renesas grants you permission to use these resources only for development of an application that uses Renesas products. Other reproduction or use of these resources is strictly prohibited. No license is granted to any other Renesas intellectual property or to any third party intellectual property. Renesas disclaims responsibility for, and you will fully indemnify Renesas and its representatives against, any claims, damages, costs, losses, or liabilities arising out of your use of these resources. Renesas' products are provided only subject to Renesas' Terms and Conditions of Sale or other applicable terms agreed to in writing. No use o any Renesas resources expands or otherwise alters any applicable warranties or warranty disclaimers for these products.

(Disclaimer Rev.1.0 Mar 2020)

#### **Corporate Headquarters**

TOYOSU FORESIA, 3-2-24 Toyosu, Koto-ku, Tokyo 135-0061, Japan www.renesas.com

#### **Trademarks**

Renesas and the Renesas logo are trademarks of Renesas Electronics Corporation. All trademarks and registered trademarks are the property of their respective owners.

#### **Contact Information**

For further information on a product, technology, the most up-to-date version of a document, or your nearest sales office, please visit:

www.renesas.com/contact/