49% FPO



SBOS096A - JANUARY 1998 - REVISED MAY 2007

# **MULTI-CLOCK GENERATOR**

## **FEATURES**

- **27MHz MASTER CLOCK INPUT**
- GENERATED AUDIO SYSTEM CLOCK:

SCKO1: 33.8688MHz (Fixed)

SCKO2: 256f<sub>S</sub> SCKO3: 384f<sub>S</sub> SCKO4: 768f<sub>S</sub>

- ZERO PPM ERROR OUTPUT CLOCKS
- LOW CLOCK JITTER: 150ps at SCKO3
- MULTIPLE SAMPLING FREQUENCIES:
   f<sub>S</sub> = 32kHz, 44.1kHz, 48kHz, 64kHz, 88.2kHz, 96kHz
- +3.3V CMOS LOGIC INTERFACE
- DUAL POWER SUPPLIES: +5V and +3.3V
- SMALL PACKAGE: 20-Lead SSOP

## DESCRIPTION

The PLL1700 is a low cost, multi-clock generator Phase Lock Loop (PLL).

The PLL1700 can generate four systems clocks from a 27MHz reference input frequency.

The device gives customers both cost and space savings by eliminating external components and enables customers to achieve the very low jitter performance needed for high-performance audio digital-to-analog converters (DACs) and/or analog-to-digital converters (ADCs).

The PLL1700 is ideal for MPEG-2 applications that use a 27MHz master clock such as DVD players, DVD add-on cards for multimedia PCs, digital HDTV systems, and settop boxes.





Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

All trademarks are the property of their respective owners.



# ELECTROSTATIC DISCHARGE SENSITIVITY

This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

#### ABSOLUTE MAXIMUM RATINGS(1)

| Supply Voltage (+V <sub>DD</sub> , +V <sub>DDP</sub> , +V <sub>DDB</sub> )<br>Supply Voltage Differences (+V <sub>DD</sub> , +V <sub>DDP</sub> ) |                |
|--------------------------------------------------------------------------------------------------------------------------------------------------|----------------|
| GND Voltage Differences: GND, GNDP, GNDB                                                                                                         |                |
| Digital Input Voltage                                                                                                                            |                |
| Digital Output Voltage                                                                                                                           |                |
| Input Current (any pins except supply pins)                                                                                                      | ±10mA          |
| Power Dissipation                                                                                                                                | 300mW          |
| Operating Temperature Range                                                                                                                      | –25°C to +85°C |
| Storage Temperature                                                                                                                              | 55°C to +125°C |
| Lead Temperature (soldering, 5s)                                                                                                                 | +260°C         |
| Package Temperature (IR reflow, 10s)                                                                                                             | +235°C         |

NOTE: (1) Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. Exposure to absolute maximum conditions for extended periods may affect device reliability.

#### PACKAGE INFORMATION(1)

| PRODUCT  | PACKAGE      | SPECIFIED<br>TEMPERATURE<br>RANGE | PACKAGE<br>DESIGNATOR |
|----------|--------------|-----------------------------------|-----------------------|
| PLL1700E | 20-Lead SSOP | −25°C to +85°C                    | DB                    |

NOTE: (1) For the most current package and ordering information, see the Package Option Addendum at the end of this data sheet, or see the TI web site at www.ti.com.

#### PIN CONFIGURATION



#### **PIN ASSIGNMENTS**

| PIN | NAME             | I/O | FUNCTION                                                                                                                                                                                                                                                                           |
|-----|------------------|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1   | ML/SR0           | IN  | Latch Enable for Software Mode/Sampling Rate<br>Selection for Hardware Mode. When MODE pin<br>is LOW, ML is selected. <sup>(1)</sup>                                                                                                                                               |
| 2   | MODE             | IN  | Mode Control Select. When this pin is HIGH, device is operated in hardware mode using SR0 (pin 1), FS0 (pin 19), and FS1 (pin 20). When this pin is LOW, device is operated in software mode by three-wire interface using ML (pin 1), MD (pin 19) and MC (pin 20). <sup>(1)</sup> |
| 3   | V <sub>DD</sub>  | _   | Digital Power Supply, +5V.                                                                                                                                                                                                                                                         |
| 4   | GND              | _   | Digital Ground.                                                                                                                                                                                                                                                                    |
| 5   | XT2              | _   | 27MHz Crystal. When an external 27MHz clock is applied to XT1 (pin 6), this pin must be connected to GND.                                                                                                                                                                          |
| 6   | XT1              | IN  | 27MHz Oscillator Input/External 27MHz Input.                                                                                                                                                                                                                                       |
| 7   | GNDP             | _   | Ground for PLL.                                                                                                                                                                                                                                                                    |
| 8   | V <sub>DDP</sub> | _   | Power Supply for PLL, +5V.                                                                                                                                                                                                                                                         |
| 9   | RSV              | _   | Reserved. Must be left open.                                                                                                                                                                                                                                                       |
| 10  | мско             | OUT | 27MHz Output.                                                                                                                                                                                                                                                                      |
| 11  | МСКО             | OUT | Inverted 27MHz Output.                                                                                                                                                                                                                                                             |
| 12  | SCKO1            | OUT | Fixed 33.8688MHz Clock Output.                                                                                                                                                                                                                                                     |
| 13  | SCKO4            | OUT | 768f <sub>S</sub> Clock Output.                                                                                                                                                                                                                                                    |
| 14  | SCKO2            | OUT | 256f <sub>S</sub> Clock Output.                                                                                                                                                                                                                                                    |
| 15  | GNDB             | _   | Digital Ground for V <sub>DDB</sub> .                                                                                                                                                                                                                                              |
| 16  | V <sub>DDB</sub> | _   | Digital Power Supply for Clock Output Buffers, +3.3V.                                                                                                                                                                                                                              |
| 17  | SCKO3            | OUT | $384f_{\rm S}$ Output. This output has been optimized for the lowest jitter and should be connected to the audio DAC(s).                                                                                                                                                           |
| 18  | RST              | IN  | Reset. When this pin is LOW, device is held in reset. <sup>(1)</sup>                                                                                                                                                                                                               |
| 19  | MD/FS0           | IN  | Serial Data Input for Software Mode/Sampling Frequency Selection for Hardware Mode. When MODE pin is LOW, MD is selected. <sup>(1)</sup>                                                                                                                                           |
| 20  | MC/FS1           | IN  | Shift Clock Input for Software Mode/Sampling Frequency Selection for Hardware Mode. When MODE pin is LOW, MC is selected. <sup>(1)</sup>                                                                                                                                           |

NOTE: (1) Schmitt-trigger input with internal pull-down resistors.



## **ELECTRICAL CHARACTERISTICS**

All specifications at  $T_A$  = +25°C,  $V_{DD}$  =  $V_{DDP}$  = +5V,  $V_{DDB}$  = +3.3V,  $f_M$  = 27MHz crystal oscillation, and  $f_S$  = 48kHz, unless otherwise noted.

|                                                    |                                                  |                  | PLL1700E       |        |         |
|----------------------------------------------------|--------------------------------------------------|------------------|----------------|--------|---------|
| PARAMETER                                          | CONDITIONS                                       | MIN              | TYP            | MAX    | UNITS   |
| DIGITAL INPUT/OUTPUT                               |                                                  |                  |                |        |         |
| Input Logic Level:                                 |                                                  | -                | TTL-Compatible | •      |         |
| V <sub>IH</sub> <sup>(1)</sup>                     |                                                  | 2.0              |                |        | VDC     |
| V <sub>IL</sub> <sup>(1)</sup>                     |                                                  |                  |                | 0.8    | VDC     |
| V <sub>IH</sub> <sup>(2)</sup>                     |                                                  | 1.2              |                |        | VDC     |
| V <sub>II</sub> (2)                                |                                                  |                  |                | 0.4    | VDC     |
| Input Logic Current:                               |                                                  |                  |                |        |         |
| I <sub>IH</sub> <sup>(1)</sup>                     | $V_{IN} = V_{DD}$                                |                  |                | 200    | μΑ      |
|                                                    | $V_{IN} = 0V$                                    |                  |                | -1     | μΑ      |
| I <sub>IH</sub> <sup>(2)</sup>                     | $V_{IN} = V_{DD}$                                |                  |                | 4      | mA      |
| I <sub>IL</sub> (2)                                | $V_{IN} = 0V$                                    |                  |                | -800   | μΑ      |
| Output Logic Level:                                | iiv -                                            |                  | CMOS           |        |         |
| V <sub>OH</sub> <sup>(3)</sup>                     | I <sub>OH</sub> = 4mA                            | $V_{DDB} - 0.4V$ |                |        | VDC     |
| V <sub>OL</sub> <sup>(3)</sup>                     | $I_{OL} = 4mA$                                   | 1 DDB 3111       |                | 0.4    | VDC     |
| Sampling Frequency (f <sub>S</sub> )               | Standard f <sub>S</sub>                          | 32               | 44.1           | 48     | kHz     |
|                                                    | Double f <sub>S</sub>                            | 64               | 88.2           | 96     | kHz     |
| MASTER CLOCK (MCKO, MCKO)                          | $f_M = 27MHz, C_L = 20pF$                        | -                |                |        |         |
| Master Clock Frequency                             | I <sub>M</sub> = 27 WH 12, O <sub>L</sub> = 20β1 | 26.73            | 27             | 27.27  | MHz     |
| Clock Jitter <sup>(4)</sup>                        |                                                  | 20.73            | 300            | 21.21  | ps      |
| Clock Duty Cycle MCKO                              | $C_1 = C_2 = 15pF$                               | 40               | 50             | 60     | ρs<br>% |
|                                                    | $C_1 = C_2 = 15pF$                               | 40               |                | 60     | %<br>%  |
| For Crystal Oscillation MCKO Clock Duty Cycle MCKO |                                                  | 40               | 50<br>40       | 60     | %       |
| , , <u> </u>                                       |                                                  |                  |                |        |         |
|                                                    |                                                  |                  | 60             |        | %       |
| PHASE LOCK LOOP (PLL)                              | $f_{M} = 27MHz, C_{L} = 20pF$                    |                  |                |        |         |
| Generated System Clock Frequency                   |                                                  |                  |                |        |         |
| SCKO1                                              | Fixed                                            |                  | 33.8688        |        | MHz     |
| SCKO2                                              | 256f <sub>S</sub>                                | 8.192            |                | 24.576 | MHz     |
| SCKO3                                              | 384f <sub>S</sub>                                | 12.288           |                | 36.864 | MHz     |
| SCKO4                                              | 768f <sub>S</sub>                                | 24.576           |                | 36.864 | MHz     |
| Generated Clock Rise Time <sup>(3)</sup>           | 20% to 80% V <sub>DDB</sub>                      |                  | 5              |        | ns      |
| Generated Clock Fall Time <sup>(3)</sup>           | 80% to 20% V <sub>DDB</sub>                      |                  | 5              |        | ns      |
| Generated Clock Duty Cycle                         | SCKO1, SCKO3, SCKO4                              | 40               | 50             | 60     | %       |
|                                                    | SCKO2 (standard)                                 | 40               | 50             | 60     | %       |
|                                                    | SCKO2 (double) <sup>(5)</sup>                    | 25               | 33             | 40     | %       |
| Generated Clock Jitter <sup>(4)</sup>              | SCKO1, SCKO2 (standard), SCKO4                   |                  | 300            |        | ps      |
|                                                    | SCKO3                                            |                  | 150            |        | ps      |
|                                                    | SCKO2 (double)                                   |                  | 450            |        | ps      |
| Settling Time                                      | To Programmed Frequency                          |                  |                | 20     | ms      |
| Power-Up Time                                      | To Programmed Frequency                          |                  | 15             | 30     | ms      |
| POWER SUPPLY REQUIREMENTS                          |                                                  |                  |                |        |         |
| Voltage Range                                      | $V_{DD}, V_{DDP}$                                | +4.5             | +5             | +5.5   | VDC     |
|                                                    | $V_{DDB}$                                        | +2.7             | +3.3           | +3.6   | VDC     |
| Supply Current <sup>(6)</sup> :                    |                                                  |                  |                |        |         |
| $I_{DD} + I_{DDP}$                                 | $V_{DD} = V_{DDP} = 5V$ , $f_{S} = 48kHz$        |                  | 11             | 16     | mA      |
| I <sub>DDB</sub>                                   | $V_{DDB} = +3.3V$ , $f_{S} = 48kHz$              |                  | 6              | 9      | mA      |
| Power Dissipation                                  | $f_S = 48kHz$                                    |                  | 75             | 110    | mW      |
| TEMPERATURE RANGE                                  |                                                  |                  |                |        |         |
| Operation                                          |                                                  | -25              |                | +85    | °C      |
| Storage                                            |                                                  | <b>-</b> 55      |                | +125   | °C      |

NOTES: (1) ML, MC, MD, MODE,  $\overline{\text{RST}}$  (Schmitt-trigger input with internal pull-down resistor).

- (2) XT1, when an external 27MHz clock is used, the buffer ICs, such as 74HC04, are recommended to interface to XT1.
- (3) MCKO, MCKO, SCKO4, SCKO3, SCKO2, and SCKO1.
- (4) Jitter performance is specified as standard deviation of jitter under 27MHz crystal oscillation.
- (5) When SCKO2 is set to double rate clock output, its duty cycle is 33%.
- (6)  $f_M = 27MHz$  crystal oscillation, no load on MCKO,  $\overline{MCKO}$ , SCKO4, SCKO3, SCKO2, and SCKO1.



# TYPICAL CHARACTERISTICS

At  $T_A$  = +25°C,  $V_{DD}$  =  $V_{DDP}$  = +5V,  $V_{DDB}$  = +3.3V,  $C_L$  = 20pF, unless otherwise noted.









## THEORY OF OPERATION

#### MASTER CLOCK AND SYSTEM CLOCK OUTPUT

The PLL1700 consists of a dual PLL clock and master clock generator which generates four system clocks and two buffered 27MHz clocks from a 27MHz master clock. Figure 1 shows the block diagram of the PLL1700. The PLL is designed to accept a 27MHz master clock or crystal oscillator. The master clock can be either a crystal

oscillator placed between XT1 (pin 6) and XT2 (pin 5), or an external input to XT1. If an external master clock is used, XT2 must be connected to ground. In both cases, the signal amplitude on XT1 must satisfy the specification described in Figure 3. Therefore, careful  $C_1$  and  $C_2$  determination is required for keeping this specification when using a crystal oscillator.

Figure 2 illustrates possible system clock connection options. Figure 3 illustrates the 27MHz master clock timing requirements.



FIGURE 1. Block Diagram of PLL1700.



FIGURE 2. Master Clock Generator Connection Diagram.



FIGURE 3. External Master Clock Timing Requirement.





The PLL1700 provides a very low jitter, high accuracy clock. SCKO1 is a fixed frequency clock which is 33.8688MHz (768 x 44.1kHz) for a CD-DA DSP. The output frequency of the remaining clocks is determined by the sampling frequency (fs) by software or hardware control. SCKO2 and SCKO3 output 256f<sub>S</sub> and 384f<sub>S</sub> systems clocks, respectively. SCKO4 output is 768f<sub>S</sub> if the sampling frequency is 32kHz, 44.1kHz, 48kHz, or the output is 384f<sub>S</sub> if the sampling frequency is 64kHz, 88.2kHz, or 96kHz. Table I shows each sampling frequency. The system clock output frequencies are generated by a 27MHz master clock and programmed sampling frequencies are shown in Table II.

| SAMPLING RATE                           | SAMPLING<br>FREQUENCY (kHz) |      |    |  |
|-----------------------------------------|-----------------------------|------|----|--|
| Standard Sampling Frequencies           | 32                          | 44.1 | 48 |  |
| Double of Standard Sampling Frequencies | 64                          | 88.2 | 96 |  |

TABLE I. Sampling Frequencies.

| SAMPLING<br>FREQUENCY<br>(kHz) | SAMPLING<br>RATE | SKCO2<br>(MHz) | SCKO3<br>(MHz) | SCKO4<br>(MHz) |
|--------------------------------|------------------|----------------|----------------|----------------|
| 32                             | Standard         | 8.192          | 12.288         | 24.576         |
| 44.1                           | Standard         | 11.2896        | 16.9344        | 33.8688        |
| 48                             | Standard         | 12.288         | 18.4320        | 36.8640        |
| 64                             | Double           | 16.384         | 24.576         | 24.576         |
| 88.2                           | 88.2 Double      |                | 33.8688        | 33.8688        |
| 96                             | Double           | 24.576         | 36.8640        | 36.8640        |

TABLE II. Sampling Frequencies and Master Clock Output Frequencies.

Response time from power-on (or applying the clock to XT1) to SCKO settling time is typically 15ms. Delay time from sampling frequency change to SCKO settling time is 20ms maximum. Figure 4 illustrates SCKO transient

External buffers are recommended on all output clocks in order to avoid degrading the jitter performance of the PLL1700.

#### **RESET**

The PLL1700 has an internal power-on reset circuit, as well as an external forced reset (RST, pin 18). Both resets have the same effect on the PLL1700 functions. The mode register default settings for software mode are initialized by reset. Throughout the reset period, all clock outputs are enabled with the default settings. Initialization for the internal power-on reset is done automatically during 1024 master clocks at  $V_{DD} \ge 2.2V$  (1.8V to 2.6V). When using the internal power-on reset, RST should be HIGH. Power-on reset timing is shown in Figure 5. RST (pin 18) accepts an external forced reset by  $\overline{RST} = L$ . Initialization (reset) is done when  $\overline{RST} = L$  and 1024 master clocks after RST = H. External reset timing is shown in Figures 6 and 7.

## **FUNCTION CONTROL**

The built-in function of the PLL1700 can be controlled in the software mode (serial mode), which uses a three-wire interface by ML (pin 1), MC (pin 20), and MD (pin 19), when MODE (pin 2) = L. They can also be controlled in the hardware mode (parallel mode) which uses SR0 (pin 1), FS1 (pin 20) and FS0 (pin 19), when MODE (pin 2) = H. The selectable functions are shown in Table III.

| FUNCTION                                          | HARDWARE<br>MODE<br>(MODE = H) | SOFTWARE<br>MODE<br>(MODE = L) |
|---------------------------------------------------|--------------------------------|--------------------------------|
| Sampling Frequency Select (32kHz, 44.1kHz, 48kHz) | Yes                            | Yes                            |
| Sampling Rate Select (Standard/Double)            | Yes                            | Yes                            |
| Each Clock Output Enable/Disable                  | No                             | Yes                            |

TABLE III. Selectable Functions.

#### HARDWARE MODE (MODE = H)

In the hardware mode, the following functions can be selected:

#### Sampling Group Select

The sampling frequency group can be selected by FS1 (pin 20) and FS0 (pin 19). This selection must be made with an interval time greater than 20µs.

| FS1 (Pin 20) | FS0 (Pin 19) | SAMPLING GROUP |
|--------------|--------------|----------------|
| L            | L            | 48kHz          |
| L            | Н            | 44.1kHz        |
| Н            | L            | 32kHz          |
| Н            | Н            | Reserved       |

#### Sampling Rate Select

The sampling rate can be selected by SR0 (pin 1).

| SR0 (Pin 1) | SAMPLING RATE SELECT |
|-------------|----------------------|
| L           | Standard             |
| Н           | Double               |

#### $SOFTWARE\ MODE\ (MODE\ =\ L)$

The PLL1700 special function in software mode is shown in Table IV. These functions are controlled using ML, MC, and MD serial control signal.

| FUNCTION                                          | DEFAULT     |
|---------------------------------------------------|-------------|
| Sampling Frequency Select (32kHz, 44.1kHz, 48kHz) | 48kHz Group |
| Sampling Rate Select (Standard/Double)            | Standard    |
| Each Clock Output Enable/Disable                  | Enable      |

TABLE IV. Selectable Functions.





FIGURE 4. System Clock Transient Timing Chart.



FIGURE 5. Power-On Reset Timing.



FIGURE 6. External Reset Timing.



FIGURE 7. Reset Pulse Timing Requirement.





#### PROGRAM REGISTER BIT-MAPPING

The built-in functions of the PLL1700 are controlled through a 16-bit program register. This register is loaded using MD. After the 16 data bits are clocked in using the rising edge of MC, ML is used to latch the data into the register. Table V shows the bit-mapping of the registers. The software mode control format and control data input timing is shown in Figures 8 and 9, respectively.

#### Mode Register

|   |   |   |   |   |   |     | D8  |     |     |     |     |     |     |     |     |  |
|---|---|---|---|---|---|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|--|
| 0 | 1 | 1 | 1 | 0 | 0 | CE6 | CE5 | CE4 | CE3 | CE2 | CE1 | SR1 | SR0 | FS1 | FS0 |  |

| REGISTER | BIT NAME | DESCRIPTION                 |
|----------|----------|-----------------------------|
| MODE     | CE6      | MCKO Output Enable/Disable  |
|          | CE5      | MCKO Output Enable/Disable  |
|          | CE4      | SCKO4 Output Enable/Disable |
|          | CE3      | SCKO3 Output Enable/Disable |
|          | CE2      | SCKO2 Output Enable/Disable |
|          | CE1      | SCKO1 Output Enable/Disable |
|          | SR [1:0] | Sampling Rate Select        |
|          | FS [1:0] | Sampling Frequency Select   |

TABLE V. Register Mapping.

#### **Mode Register**

FS [1:0]: Sampling Frequency Group Select. This selection must be made with an interval time greater than 20μs.

| FS1 | FS0 | SAMPLING FREQUENCY | DEFAULT |
|-----|-----|--------------------|---------|
| 0   | 0   | 48kHz              | 0       |
| 0   | 1   | 44.1kHz            |         |
| 1   | 0   | 32kHz              |         |
| 1   | 1   | Reserved           |         |

SR [1:0]: Sample Rate Select

|   | SR1 | SR0 | SAMPLING RATE | DEFAULT |
|---|-----|-----|---------------|---------|
|   | 0   | 0   | Standard      | 0       |
| ١ | 0   | 1   | Double        |         |
| ١ | 1   | 0   | Reserved      |         |
| ١ | 1   | 1   | Reserved      |         |

CE [1:6]: Clock Output Control

| CE1 - CE6 | CLOCK OUTPUT CONTROL | DEFAULT |  |  |
|-----------|----------------------|---------|--|--|
| 0         | Clock Output Disable |         |  |  |
| 1         | Clock Output Enable  | 0       |  |  |



FIGURE 8. Software Mode Control Format.



FIGURE 9. Control Data Input Timing.



#### **CONNECTION DIAGRAM**

Figure 10 shows the typical connection circuit for the PLL1700. There are three grounds for digital, analog and PLL power supply. However, the use of one common ground connection is recommended to avoid latch-up problems. Power supplies should be bypassed as close as possible to the device.

## **MPEG-2 APPLICATIONS**

Typical applications for the PLL1700 are MPEG-2 based systems such as DVD players, DVD add-on cards for multimedia PCs, digital HDTV systems, and set-top boxes. The PLL1700 provides audio system clocks for a CD-DA DSP, DVD DSP, Karaoke DSP, and DAC(s) from a 27MHz video clock.



FIGURE 10. Typical Connection Diagram.



FIGURE 11. PLL1700 System Application Block Diagram.





# **Revision History**

| DATE   | REVISION | PAGE | SECTION                    | DESCRIPTION                                                                      |  |  |  |
|--------|----------|------|----------------------------|----------------------------------------------------------------------------------|--|--|--|
|        |          | _    | Entire Document            | Updated format to current standard look.                                         |  |  |  |
|        |          |      |                            | Added note (1) to V <sub>IH</sub> and V <sub>IL</sub> .                          |  |  |  |
|        |          | 3    | Electrical Characteristics | Added two rows to Input Logic Level for $V_{IH}$ and $V_{IL}$ with note (2).     |  |  |  |
|        |          |      |                            | Added condition to <i>Clock Duty Cycle</i> row stating that $C_1 = C_2 = 15pF$ . |  |  |  |
|        |          | 5    | Master Clock and           | Changed "X2 should be connected" to "X2 must be connected."                      |  |  |  |
| F /0.7 |          | 3    | System Clock Output        | Added text regarding signal amplitude.                                           |  |  |  |
| 5/07   | Α        |      |                            | Changed voltage from 2.0V to 1.2V.                                               |  |  |  |
|        |          | 5    | Figure 5                   | Changed voltage from 0.8V to 0.4V.                                               |  |  |  |
|        |          |      |                            | Changed t <sub>XT1H</sub> min value from 15 to 10.                               |  |  |  |
|        |          | 6    | Sampling Group Select      | Added text regarding interval time.                                              |  |  |  |
|        |          | 8    | Mode Register              | Added text regarding interval time.                                              |  |  |  |
|        |          | 9    | Figure 10                  | Deleted note (1) from C <sub>1</sub> and C <sub>2</sub> .                        |  |  |  |
|        |          |      | Figure 10                  | Changed note text from "tantalum" to "electrolytic" capacitor.                   |  |  |  |

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.



www.ti.com 14-Oct-2022

#### PACKAGING INFORMATION

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan            | Lead finish/<br>Ball material | MSL Peak Temp      | Op Temp (°C) | Device Marking (4/5) | Samples |
|------------------|--------|--------------|--------------------|------|----------------|---------------------|-------------------------------|--------------------|--------------|----------------------|---------|
|                  | (.,    |              | J                  |      | ,              | (=)                 | (6)                           | (5)                |              | ()                   |         |
| PLL1700E         | NRND   | SSOP         | DB                 | 20   | 65             | RoHS & Green        | NIPDAU                        | Level-1-260C-UNLIM |              | PLL1700E             |         |
| PLL1700E/2K      | NRND   | SSOP         | DB                 | 20   | 2000           | RoHS & Green        | NIPDAU                        | Level-1-260C-UNLIM |              | PLL1700E             |         |
| PLL1700EG        | NRND   | SSOP         | DB                 | 20   | 65             | RoHS &<br>Non-Green | SNBI                          | Level-1-260C-UNLIM |              | PLL1700EG            |         |
| PLL1700EG/2K     | NRND   | SSOP         | DB                 | 20   | 2000           | RoHS &<br>Non-Green | SNBI                          | Level-1-260C-UNLIM |              | PLL1700EG            |         |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.



# **PACKAGE OPTION ADDENDUM**

www.ti.com 14-Oct-2022

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

## **PACKAGE MATERIALS INFORMATION**

www.ti.com 3-Jul-2023

## TAPE AND REEL INFORMATION





| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device      | U    | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|-------------|------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| PLL1700E/2K | SSOP | DB                 | 20 | 2000 | 330.0                    | 17.4                     | 8.5        | 7.6        | 2.4        | 12.0       | 16.0      | Q1               |

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 3-Jul-2023



#### \*All dimensions are nominal

| Device      | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|-------------|--------------|-----------------|------|------|-------------|------------|-------------|
| PLL1700E/2K | SSOP         | DB              | 20   | 2000 | 336.6       | 336.6      | 28.6        |

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 3-Jul-2023

## **TUBE**



#### \*All dimensions are nominal

| Device    | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | T (µm) | B (mm) |  |
|-----------|--------------|--------------|------|-----|--------|--------|--------|--------|--|
| PLL1700E  | DB           | SSOP         | 20   | 65  | 500    | 10.6   | 500    | 9.6    |  |
| PLL1700EG | DB           | SSOP         | 20   | 65  | 500    | 10.6   | 500    | 9.6    |  |



SMALL OUTLINE PACKAGE



#### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
- 5. Reference JEDEC registration MO-150.



SMALL OUTLINE PACKAGE



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



SMALL OUTLINE PACKAGE



NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.



## IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2023, Texas Instruments Incorporated