



**[www.ti.com](http://www.ti.com)** SLPS314C –JUNE 2011–REVISED FEBRUARY 2012

# **Synchronous Buck NexFET™ Power Stage**

# <span id="page-0-0"></span>**<sup>1</sup>FEATURES APPLICATIONS**

- **90% System Efficiency at 25A Synchronous Buck Converters**
- **Property Voltages up to 22V Nultiphase Synchronous Buck Converters**
- **High Frequency Operation (Up To 2MHz) POL DC-DC Converters**
- **Incorporates Power Block Technology Memory and Graphic Cards**
- **High Density SON 5-mm × 6-mm Footprint Desktop and Server VR11.x and VR12.x V-Core**
- **Low Power Loss 2.8W at 25A Synchronous Buck Converters**
- **Ultra Low Inductance Package <b>CONSCRIPTION ORDERING INFORMATION**
- **System Optimized PCB Footprint COMPTE ACTES** Device Package Media Qty Ship
- **9.3V and 5V PWM Signal Compatible** SON 5-mm  $\times$  6-mm  $\frac{13\text{-}10\text{-}}{\text{Reel}}$  Reel PWM Input
- 
- **Integrated Bootstrap Diode**
- **Pre-Bias Start-Up Protection**
- **Shoot Through Protection**
- **RoHS Compliant Lead Free Terminal Plating Halogen Free**

# **DESCRIPTION**

The CSD97370Q5M NexFET Power Stage is an optimized design for use in a high power, high density Synchronous Buck converter. This product integrates an enhanced gate driver IC and Power Block Technology to complete the power stage switching function. This combination produces a high current, high efficiency, high speed switching device and delivers an excellent thermal solution in a small 5-mm x 6-mm outline package due to its large ground based thermal pad. In addition, the PCB footprint has been optimized to help reduce design time and simplify the completion of the overall system design.





**Figure 1. Application Diagram Figure 2. Efficiency and Power Loss**

Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of ÆA. Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

SLPS314C –JUNE 2011–REVISED FEBRUARY 2012 **[www.ti.com](http://www.ti.com)**

**RUMENTS** 



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

# **ABSOLUTE MAXIMUM RATINGS(1)**

 $T_A = 25^{\circ}$ C (unless otherwise noted)

<span id="page-1-0"></span>

(1) Stresses above those listed in "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions beyond those indicated under "Recommended Operating Conditions" is not implied. Exposure to Absolute Maximum rated conditions for extended periods may affect device reliability.

 $V_{IN}$  to  $V_{SW}$  Max = 32V for 10ns

(3) Should not exceed 7V

# **RECOMMENDED OPERATING CONDITIONS**

 $T_A = 25^\circ$  (unless otherwise noted)



(1) Measurement made with six 10-µF (TDK C3216X5R1C106KT or equivalent) ceramic capacitors placed across V<sub>IN</sub> to P<sub>GND</sub> pins.

(2) System conditions as defined in Note 1. Peak Output Current is applied for  $t_p = 50 \mu s$ .

# **THERMAL INFORMATION**

 $T_A$  = 25°C (unless otherwise noted)



(1)  $R<sub>0JB</sub>$  value based on hottest board temperature within 1mm of the package.



# **[www.ti.com](http://www.ti.com)** SLPS314C –JUNE 2011–REVISED FEBRUARY 2012

# **ELECTRICAL CHARACTERISTICS**

 $T_A = 25^{\circ}$ C,  $V_{DD} = POR$  to 5.5V (unless otherwise noted)



(1) Measurement made with six 10-µF (TDK C3216X5R1C106KT or equivalent) ceramic capacitors placed across V<sub>IN</sub> to P<sub>GND</sub> pins.<br>(2) Specified by design

(3) POR to  $V_{SW}$  rising

Texas INSTRUMENTS

#### **PIN CONFIGURATION**



#### **PIN DESCRIPTION**





**[www.ti.com](http://www.ti.com)** SLPS314C –JUNE 2011–REVISED FEBRUARY 2012



**Figure 3. Functional Block Diagram**

## **FUNCTIONAL DESCRIPTION**

#### **POWERING CSD97370Q5M AND GATE DRIVERS**

An external  $V_{DD}$  voltage is required to supply the integrated gate driver IC and provide the necessary gate drive power for the MOSFETS. The gate driver IC is capable of supplying in excess of 4 Amps peak current into the MOSFET gates to achieve fast switching. A 1uF 10V X5R or higher ceramic capacitor is recommended to bypass  $V_{DD}$  pin to PGND. A bootstrap circuit to provide gate drive power for the Control FET is also included. The bootstrap supply to drive the Control FET is generated by connecting a 100nF 16V X5R ceramic capacitor between BOOT and BOOT\_R pins. An optional  $R_{\text{BOOT}}$  resistor which can be used to slow down the turn on speed of the Control FET and reduce voltage spikes on the Vsw node. A typical 1Ω to 4.7Ω value is a compromise between switching loss and  $V_{SW}$  spike amplitude.

# **UVLO (Under Voltage Lock Out)**

The  $V_{DD}$  supply is monitored for UVLO conditions and both Control FET and Sync FET gates are held low until adequate supply is available. An internal comparator evaluates the  $V_{DD}$  voltage level and if  $V_{DD}$  is greater than the Power On Reset threshold ( $V_{POR}$ ) the gate driver becomes active. If  $V_{DD}$  is less than the UVLO threshold, the gate driver is disabled and the internal MOSFET gates are actively driven low. At the rising edge of the  $V_{DD}$ voltage, both Control FET and Sync FET gates will be actively held low during  $V_{DD}$  transitions between 1.0V to  $V_{POR}$ . This region is referred to the Gate Drive Latch Zone (see [Figure 4](#page-4-0)). In addition, at the falling edge of the V<sub>DD</sub> voltage, both Control FET and Sync FET gates are actively held low during the UVLO to 1.0V transition.

<span id="page-4-0"></span>The Power Stage CSD97370Q5M device must be powered up and Enabled before the PWM signal is applied.



**Figure 4. POR and UVLO**

SLPS314C –JUNE 2011–REVISED FEBRUARY 2012 **[www.ti.com](http://www.ti.com)**

# **ENABLE**

**EXAS NSTRUMENTS** 

The ENABLE pin is TTL compatible. The logic level thresholds are sustained under all  $V_{DD}$  operating conditions between V<sub>POR</sub> to V<sub>DD</sub>. In addition, if this pin is left floating, a weak internal pull down resistor of 100kΩ will pull the ENABLE pin below the logic level low threshold. The operational functions of this pin should follow the timing diagram outlined in [Figure 5.](#page-6-0) A logic level low will actively hold both Control FET and Sync FET gates low and  $V_{DD}$  pin should typically draw less than 5µA.

## **POWER UP SEQUENCING**

If the ENABLE signal is used, it is necessary to ensure proper co-ordination with the ENABLE and soft-start features of the external PWM controller in the system. If the CSD97370Q5M was disabled through ENABLE without sequencing with the PWM IC controller, the buck converter output will have no voltage or fall below regulation set point voltage. As a result, the PWM controller IC delivers Max duty cycle on the PWM line. If the Power Stage CSD97370Q5M is re-enabled by driving the ENABLE pin high, there will be an extremely large input inrush current when the output voltage builds back up again. The input inrush current might have undesirable consequences such as inductor saturation, driving the input power supply into current limit or even catastrophic failure of the CSD97370Q5M device. Disabling the PWM controller is recommended when the CSD97370Q5M is disabled. The PWM controller should always be re-enabled by going through soft-start routine to control and minimize the input inrush current and reduce current and voltage stress on all buck converter components. It is recommended that the external PWM controller be disabled when CSD97370Q5M is disabled or nonoperational because of UVLO.

#### **PWM**

The input PWM pin incorporates a 3-State function. The Control FET and Sync FET gates are forced low if the PWM pin is left floating for more than the 3-State Hold off time  $(t_{3HT})$ , typically 100ns. This requires the source impedance of the driving PWM signal to be a minimum of 250kΩ when in 3-State mode. Operation in and out of 3-State mode should follow the timing diagram outlined in [Figure 6.](#page-6-1) Both V<sub>PWML</sub> and V<sub>PWMH</sub> threshold levels are set to accommodate both 3.3V and 5V logic controllers. During normal operation, the PWM signal should be driven to logic levels Low and High with a maximum of 220Ω/320Ω sink/source impedance respectively.

# **GATE DRIVERS**

<span id="page-5-0"></span>The CSD97370Q5M has an internal high-performance gate driver IC that ensures minimum MOSFET dead-time while eliminating potential shoot-through currents. Propagation delays between the Control FET and Sync FET gates are kept to a minimum to minimize body diode conduction and improve efficiency. The gate driver IC incorporates an adaptive shoot through protection scheme which ensures that neither MOSFET is turned on while the other one is still conducting at the same time, preventing cross conduction. See [Table 1.](#page-5-0)





**START UP IN PRE-BIASED OUTPUT VOLTAGE**

The CSD97370Q5M incorporates a simple pre-bias feature to protect against the discharging of a prebiased output voltage and inducing large negative inductor currents. After the Power On Reset threshold is crossed and the ENABLE pin is set to logic level high, both internal MOSFETs are actively held low until the PWM pin receives a signal that crosses logic level high threshold and meets the minimum on time criteria (see the Electrical Characteristics Table). This allows the PWM control IC to provide a soft start routine that creates a monotonic startup of the output voltage. The pre-bias feature is enabled for a single event and subsequent PWM signals creates normal switching of the internal MOSFETs (see [Table 1](#page-5-0)). To reactivate the pre-bias feature, the ENABLE pin needs to be pulled below logic level low or the  $V_{DD}$  supply voltage needs to cross UVLO.





**Figure 5. CSD97370Q5M ENABLE Timing Diagram (V<sub>DD</sub> = PWM = 5V)** 

<span id="page-6-0"></span>

<span id="page-6-1"></span>

**EXAS STRUMENTS** 

#### **TYPICAL CHARACTERISTICS**

Test conditions: V<sub>IN</sub> = 12V, V<sub>DD</sub> = 5V, f<sub>SW</sub>= 500kHz, V<sub>OUT</sub> = 1.2V, L<sub>OUT</sub> = 0.3μH, DCR = 0.54mΩ, T<sub>J</sub> = 125°C

<span id="page-7-1"></span><span id="page-7-0"></span>

<span id="page-7-2"></span>

1. The Typical CSD97370Q5M System Characteristic curves are based on measurements made on a PCB design with dimensions of 4.0" (W) x 3.5" (L) x 0.062" (T) and 6 copper layers of 1 oz. copper thickness. See the Application section



# **TYPICAL CHARACTERISTICS (continued)**

Test conditions: V<sub>IN</sub> = 12V, V<sub>DD</sub> = 5V, f<sub>SW</sub>= 500kHz, V<sub>OUT</sub> = 1.2V, L<sub>OUT</sub> = 0.3μH, DCR = 0.54mΩ, T<sub>J</sub> = 125°C for detailed explanation.

## **TYPICAL CHARACTERISTICS**

Test conditions: V<sub>IN</sub> = 12V, V<sub>DD</sub> = 5V, f<sub>SW</sub>= 500kHz, V<sub>OUT</sub> = 1.2V, L<sub>OUT</sub> = 0.3μH, DCR = 0.54mΩ, T<sub>J</sub> = 125°C

<span id="page-8-0"></span>

<span id="page-8-1"></span>



**Figure 12. Normalized Power Loss vs Frequency Figure 13. Normalized Power Loss vs Input Voltage**



Figure 14. Normalized Power Loss vs Output Voltage Figure 15. Normalized Power Loss vs Output Inductance

SLPS314C –JUNE 2011–REVISED FEBRUARY 2012 **[www.ti.com](http://www.ti.com)**

# **TYPICAL CHARACTERISTICS (continued)**

Test conditions:  $V_{IN} = 12V$ ,  $V_{DD} = 5V$ ,  $f_{SW} = 500$ kHz,  $V_{OUT} = 1.2V$ ,  $L_{OUT} = 0.3 \mu$ H, DCR = 0.54m $\Omega$ , T<sub>J</sub> = 125°C







# **APPLICATION INFORMATION**

The Power Stage CSD97370Q5M is a highly optimized design for synchronous buck applications using NexFET devices with a 5V gate drive. The Control FET and Sync FET silicon are parametrically tuned to yield the lowest power loss and highest system efficiency. As a result, a rating method is used that is tailored towards a more systems centric environment. The high-performance gate driver IC integrated in the package helps minimize the parasitics and results in extremely fast switching of the power MOSFETs. System level performance curves such as Power Loss, Safe Operating Area and normalized graphs allow engineers to predict the product performance in the actual application.

#### **Power Loss Curves**

MOSFET centric parameters such as  $R_{DS(ON)}$  and  $Q_{qd}$  are primarily needed by engineers to estimate the loss generated by the devices. In an effort to simplify the design process for engineers, Texas Instruments has provided measured power loss performance curves. [Figure 7](#page-7-0) plots the power loss of the CSD97370Q5M as a function of load current. This curve is measured by configuring and running the CSD97370Q5M as it would be in the final application (see [Figure 18\)](#page-10-0). The measured power loss is the CSD97370Q5M device power loss which consists of both input conversion loss and gate drive loss. [Equation 1](#page-10-1) is used to generate the power loss curve.

**Power Loss = (V<sub>IN</sub> x I<sub>IN</sub>) + (V<sub>DD</sub> x I<sub>DD</sub>) – (V<sub>SW\_AVG</sub> x I<sub>OUT</sub>) (1)** 

<span id="page-10-1"></span>The power loss curve in [Figure 7](#page-7-0) is measured at the maximum recommended junction temperature of  $T_1$  = 125°C under isothermal test conditions.

# **Safe Operating Curves (SOA)**

The SOA curves in the CSD97370Q5M datasheet give engineers guidance on the temperature boundaries within an operating system by incorporating the thermal resistance and system power loss. [Figure 9,](#page-7-1) [Figure 10](#page-7-1), and [Figure 11](#page-7-2) outline the temperature and airflow conditions required for a given load current. The area under the curve dictates the safe operating area. All the curves are based on measurements made on a PCB design with dimensions of 4.0" (W)  $\times$  3.5" (L)  $\times$  0.062" (T) and 6 copper layers of 1 oz. copper thickness.

#### **Normalized Curves**

The normalized curves in the CSD97370Q5M data sheet give engineers guidance on the Power Loss and SOA adjustments based on their application specific needs. These curves show how the power loss and SOA boundaries will adjust for a given set of systems conditions. The primary Y-axis is the normalized change in power loss and the secondary Y-axis is the change is system temperature required in order to comply with the SOA curve. The change in power loss is a multiplier for the Power Loss curve and the change in temperature is subtracted from the SOA curve.



<span id="page-10-0"></span>

SLPS314C –JUNE 2011–REVISED FEBRUARY 2012 **[www.ti.com](http://www.ti.com)**



#### **Calculating Power Loss and SOA**

The user can estimate product loss and SOA boundaries by arithmetic means (see the Design Example). Though the Power Loss and SOA curves in this datasheet are taken for a specific set of test conditions, the following procedure will outline the steps engineers should take to predict product performance for any set of system conditions.

#### **Design Example**

Operating Conditions: Output Current ( $I_{\text{OUT}}$ ) = 25A, Input Voltage (V<sub>IN</sub>) = 7V, Output Voltage (V<sub>OUT</sub>) = 1V, Switching Frequency ( $f_{SW}$ ) = 800kHz, Output Inductor ( $L_{OUT}$ ) = 0.2µH

#### **Calculating Power Loss**

- Typical Power Loss at 25A = 3.5W ([Figure 7\)](#page-7-0)
- Normalized Power Loss for switching frequency ≈ 1.08 ([Figure 12](#page-8-0))
- Normalized Power Loss for input voltage  $\approx$  1.05 ([Figure 13](#page-8-0))
- Normalized Power Loss for output voltage  $\approx 0.7$  [\(Figure 14\)](#page-8-1)
- Normalized Power Loss for output inductor  $\approx$  1.04 [\(Figure 15\)](#page-8-1)
- **Final calculated Power Loss = 3.5W × 1.08 × 1.05 × 0.7 × 1.04 ≈ 2.89W**

#### **Calculating SOA Adjustments**

- SOA adjustment for switching frequency ≈ 2.6°C ([Figure 12](#page-8-0))
- SOA adjustment for input voltage  $\approx$  1.4°C ([Figure 13\)](#page-8-0)
- SOA adjustment for output voltage  $\approx$  –1.0°C [\(Figure 14\)](#page-8-1)
- SOA adjustment for output inductor  $≈ 1.3°C$  ([Figure 15](#page-8-1))
- **Final calculated SOA adjustment = 2.6 + 1.4 + (–1.0) + 1.3 ≈ 4.3°C**



**Figure 19. Power Stage CSD97370Q5M SOA**

<span id="page-11-0"></span>In the design example above, the estimated power loss of the CSD97370Q5M would increase to 2.89W. In addition, the maximum allowable board and/or ambient temperature would have to decrease by 4.3°C. [Figure 19](#page-11-0) graphically shows how the SOA curve would be adjusted accordingly.

- 1. Start by drawing a horizontal line from the application current to the SOA curve.
- 2. Draw a vertical line from the SOA curve intercept down to the board/ambient temperature.
- 3. Adjust the SOA board/ambient temperature by subtracting the temperature adjustment value.

In the design example, the SOA temperature adjustment yields a reduction in allowable board/ambient temperature of 4.3°C. In the event the adjustment value is a negative number, subtracting the negative number would yield an increase in allowable board/ambient temperature.





## **RECOMMENDED PCB DESIGN OVERVIEW**

There are two key system-level parameters that can be addressed with a proper PCB design: electrical and thermal performance. Properly optimizing the PCB layout will yield maximum performance in both areas. Below is a brief description on how to address each parameter.

## **Electrical Performance**

The CSD97370Q5M has the ability to switch at voltages rates greater than 10kV/µs. Special care must be then taken with the PCB layout design and placement of the input capacitors, inductor and output capacitors.

- The placement of the input capacitors relative to  $V_{\text{IN}}$  and  $P_{\text{GND}}$  pins of CSD97370Q5M device should have the highest priority during the component placement routine. It is critical to minimize these node lengths. As such, ceramic input capacitors need to be placed as close as possible to the  $V_{IN}$  and  $P_{GND}$  pins (see [Figure 20](#page-12-0)). The example in [Figure 20](#page-12-0) uses 6 x 10µF 1206 25V ceramic capacitors (TDK Part # C3216X5R1C106KT or equivalent). Notice there are ceramic capacitors on both sides of the board with an appropriate amount of vias interconnecting both layers. In terms of priority of placement next to the Power Stage C5, C8 and C7, C19 should follow in order.
- The bootstrap cap  $C_{\text{ROT}}$  0.1µF 0603 16V ceramic capacitor should be closely connected between BOOT and BOOT\_R pins
- The switching node of the output inductor should be placed relatively close to the Power Stage CSD97370Q5M V<sub>SW</sub> pins. Minimizing the V<sub>SW</sub> node length between these two components will reduce the PCB conduction losses and actually reduce the switching noise level.<sup>(1)</sup>

## **Thermal Performance**

The CSD97370Q5M has the ability to use the GND planes as the primary thermal path. As such, the use of thermal vias is an effective way to pull away heat from the device and into the system board. Concerns of solder voids and manufacturability problems can be addressed by the use of three basic tactics to minimize the amount of solder attach that will wick down the via barrel:

- Intentionally space out the vias from each other to avoid a cluster of holes in a given area.
- Use the smallest drill size allowed in your design. The example in [Figure 20](#page-12-0) uses vias with a 10 mil drill hole and a 16 mil capture pad.
- Tent the opposite side of the via with solder-mask.

In the end, the number and drill size of the thermal vias should align with the end user's PCB design rules and manufacturing capabilities.



#### **Figure 20. Recommended PCB Layout (Top Down View)**

<span id="page-12-0"></span>(1) Keong W. Kam, David Pommerenke, "EMI Analysis Methods for Synchronous Buck Converter EMI Root Cause Analysis", University of Missouri – Rolla

SLPS314C –JUNE 2011–REVISED FEBRUARY 2012 **[www.ti.com](http://www.ti.com)**

Texas<br>Instruments

# **MECHANICAL DATA**



M0201-01

<span id="page-13-0"></span>

 $-E1$ 

14 [Submit Documentation Feedback](http://www.go-dsp.com/forms/techdoc/doc_feedback.htm?litnum=SLPS314C&partnum=CSD97370Q5M) Copyright © 2011–2012, Texas Instruments Incorporated



#### <span id="page-14-0"></span>**Land Pattern Recommendation**



NOTE: Dimensions are in mm (inches).

#### **Stencil Recommendation**



NOTE: Dimensions are in mm (inches).



# **REVISION HISTORY**





www.ti.com 10-Dec-2020

# **PACKAGING INFORMATION**



**(1)** The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

**LIFEBUY:** TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

**NRND:** Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

**(3)** MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

**(4)** There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

**(5)** Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

**(6)** Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



**TEXAS** 

## **TAPE AND REEL INFORMATION**

**ISTRUMENTS** 





#### **QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE**









www.ti.com

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 20-Apr-2023



\*All dimensions are nominal



# **IMPORTANT NOTICE AND DISCLAIMER**

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to [TI's Terms of Sale](https://www.ti.com/legal/terms-conditions/terms-of-sale.html) or other applicable terms available either on [ti.com](https://www.ti.com) or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2023, Texas Instruments Incorporated