**Features** 



## 3.0V/3.3V Adjustable Microprocessor **Supervisory Circuits**

### **General Description**

The MAX793/MAX794/MAX795 microprocessor (µP) supervisory circuits monitor and control the activities of +3.0V/+3.3V µPs by providing backup-battery switchover, among other features such as low-line indication, µP reset, write protection for CMOS RAM, and a watchdog (see the Selector Guide below). The backup-battery voltage can exceed VCC, permitting the use of 3.6V lithium batteries in systems using 3.0V to 3.3V for VCC.

The MAX793/MAX795 offer a choice of reset threshold voltage range (denoted by suffix letter): 3.00V to 3.15V (T), 2.85V to 3.00V (S), and 2.55V to 2.70V (R). The MAX794's reset threshold is set externally with a resistor divider. The MAX793/MAX794 are available in 16-pin DIP and narrow SO packages, and the MAX795 comes in 8-pin DIP and SO packages.

#### Selector Guide

| FEATURE                          | MAX793    | MAX794    | MAX795   |
|----------------------------------|-----------|-----------|----------|
| Active-Low Reset                 | ~         | ~         | <b>✓</b> |
| Active-High Reset                | ~         | ~         |          |
| Programmable Reset<br>Threshold  |           | ~         |          |
| Low-Line Early Warning<br>Output | ~         | ~         |          |
| Backup-Battery<br>Switchover     | ~         | ~         | V        |
| External Switch Driver           | ~         | ~         | ~        |
| Power-Fail Comparator            | ~         | V         |          |
| Battery OK Output                | <b>V</b>  |           |          |
| Watchdog Input                   | ~         | ~         |          |
| Battery Freshness Seal           | ~         | V         |          |
| Manual Reset Input               | ~         | V         |          |
| Chip-Enable Gating               | ~         | ~         | ~        |
| Pin-Package                      | 16-DIP/SO | 16-DIP/SO | 8-DIP/SO |

### **Applications**

Battery-Powered Computers and Controllers

**Embedded Controllers** 

Intelligent Controllers

Critical µP Power Monitoring

Portable Equipment

Pin Configurations appear at end of data sheet.

#### MAX793/MAX794/MAX795

- **♦** Precision Supply-Voltage Monitor: Fixed Reset Trip Voltage (MAX793/MAX795) Adjustable Reset Trip Voltage (MAX794)
- ♦ Guaranteed Reset Assertion to V<sub>CC</sub> = 1V
- **Backup-Battery Power Switching—Battery** Voltage Can Exceed VCC
- ♦ On-Board Gating of Chip-Enable Signals—7ns Max Propagation Delay

#### MAX793/MAX794 Only

- ♦ Battery Freshness Seal
- **♦** Battery OK Output (MAX793)
- **Uncommitted Voltage Monitor for Power-Fail or Low-Battery Warning**
- ♦ Independent Watchdog Timer (1.6s timeout)
- ♦ Manual Reset Input

#### **Ordering Information**

| PART*      | TEMP RANGE   | PIN-<br>PACKAGE |
|------------|--------------|-----------------|
| MAX793_CPE | 0°C to +70°C | 16 Plastic DIP  |
| MAX793_CSE | 0°C to +70°C | 16 Narrow SO    |

#### Ordering Information continued at end of data sheet.

\*The MAX793/MAX795 offer a choice of reset threshold voltage. Select the letter corresponding to the desired reset threshold voltage range (T = 3.00V to 3.15V, S = 2.85V to 3.00V, R = 2.85V to 3.00V, R = 3.00V to 3.002.55V to 2.70V) and insert it into the blank to complete the part number. The MAX794's reset threshold is adjustable.

Devices are available in both leaded and lead-free packaging. Specify lead free by adding the + symbol at the end of the part number when ordering.

### Typical Operating Circuit



Maxim Integrated Products 1

#### **ABSOLUTE MAXIMUM RATINGS**

| Terminal Voltage (with res | spect to GND                               | ))                                                |
|----------------------------|--------------------------------------------|---------------------------------------------------|
| Vcc                        | ·<br>· · · · · · · · · · · · · · · · · · · | 0.3V to +6.0V                                     |
| VBATT                      |                                            | 0.3V to +6.0V                                     |
| All Other Inputs           | 0.3V to th                                 | ne higher of V <sub>CC</sub> or V <sub>BATT</sub> |
| Continuous Input Current   |                                            |                                                   |
| Vcc                        |                                            | 200mA                                             |
| VBATT                      |                                            | 50mA                                              |
| GND                        |                                            | 20mA                                              |
| Output Current             |                                            |                                                   |
| VOUT                       |                                            | 200mA                                             |
|                            |                                            | 20mA                                              |
|                            |                                            |                                                   |

| Continuous Power Dissipation ( $T_A = +70^{\circ}C$ )     |
|-----------------------------------------------------------|
| 8-Pin Plastic DIP (derate 9.09mW/°C above +70°C)727mW     |
| 8-Pin SO (derate 5.88mW/°C above +70°C)471mW              |
| 16-Pin Plastic DIP (derate 10.53mW/°C above +70°C) .842mW |
| 16-Pin Narrow SO (derate 9.52mW/°C above +70°C)696mW      |
| Operating Temperature Ranges                              |
| MAX793_C/MAX794C/MAX795_C 0°C to +70°C                    |
| MAX793_E/MAX794E/MAX795_E40°C to +85°C                    |
| Storage Temperature Range65°C to +160°C                   |
| Lead Temperature (soldering, 10s)+300°C                   |
| Soldering Temperature (reflow) +260°C                     |

Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

#### **ELECTRICAL CHARACTERISTICS**

(VCC = 3.17V to 5.5V for the MAX793T/MAX795T, VCC = 3.02V to 5.5V for the MAX793S/MAX795S, VCC = 2.72V to 5.5V for the MAX793R/MAX794/MAX795R,  $V_{BATT} = 3.6V$ ,  $V_{BATT} = 3.6V$ , V

| PARAMETER                                             | SYMBOL                                 | CONE                                           | DITIONS                          | MIN                     | TYP                       | MAX  | UNITS |
|-------------------------------------------------------|----------------------------------------|------------------------------------------------|----------------------------------|-------------------------|---------------------------|------|-------|
| Operating Voltage Range,                              |                                        | MAX79_C                                        |                                  | 1.0                     |                           | 5.5  | V     |
| V <sub>CC</sub> , V <sub>BATT</sub> (Note 1)          |                                        | MAX79_E                                        | MAX79_E                          |                         |                           | 5.5  | 7 V   |
|                                                       |                                        | MAX793/MAX794,                                 | V <sub>C</sub> C < 3.6V          |                         | 46                        | 60   |       |
| V <sub>CC</sub> Supply Current                        | louppuy                                | MR = V <sub>C</sub> C                          | V <sub>C</sub> C < 5.5V          |                         | 62                        | 80   | Ī l   |
| (excluding IOUT, ICE OUT)                             | ISUPPLY                                | MAX795                                         | Vcc < 3.6V                       |                         | 35                        | 50   | μΑ    |
|                                                       |                                        | I IVIAA795                                     | V <sub>C</sub> C < 5.5V          |                         | 49                        | 70   |       |
| V <sub>CC</sub> Supply Current in Battery-Backup Mode | ISUPPLY                                | Vcc = 2.1V,                                    | MAX793/MAX794                    |                         | 32                        | 45   | uА    |
| (excluding I <sub>OUT</sub> )                         | .5011 [1                               | VBATT = 2.3V                                   | MAX795                           |                         | 24                        | 35   | μ, .  |
| BATT Supply Current (excluding IOUT) (Note 2)         |                                        |                                                |                                  |                         |                           | 1    | μА    |
| BATT Leakage Current,<br>Freshness Seal Enabled       |                                        | V <sub>CC</sub> = 0V, V <sub>OUT</sub> = 0\    | 1                                |                         |                           | 1    | μА    |
| Battery Leakage Current (Note 3)                      |                                        |                                                |                                  |                         |                           | 0.5  | μА    |
| OUT Output Voltage in                                 |                                        | I <sub>OUT</sub> = 75mA                        |                                  | Vcc - 0.3               | Vcc - 0.125               |      |       |
| Normal Mode                                           | Vout                                   | I <sub>OUT</sub> = 30mA (Note 4                | +)                               | V <sub>CC</sub> - 0.12  | V <sub>CC</sub> - 0.050   |      | V     |
| Troma mede                                            |                                        | I <sub>OUT</sub> = 250μA (Note                 | 4)                               | V <sub>CC</sub> - 0.001 | V <sub>CC</sub> - 0.5mV   |      |       |
| OUT Output Voltage in                                 | VOUT                                   | V <sub>BATT</sub> = 2.3V                       | I <sub>OUT</sub> = 250μA         | V <sub>BATT</sub> - 0.1 | V <sub>BATT</sub> - 0.034 |      | V     |
| Battery-Backup Mode                                   |                                        | I <sub>OUT</sub> = 1mA                         |                                  |                         | V <sub>BATT</sub> - 0.14  |      | ·     |
|                                                       | V <sub>CC</sub> -<br>V <sub>BATT</sub> | V <sub>SW</sub> > V <sub>CC</sub> > 1.75V (    | Note 5)                          |                         | 20                        | 65   | mV    |
| Battery Switch Threshold                              |                                        |                                                | MAX793T/MAX795T                  | 2.69                    | 2.82                      | 2.95 |       |
| (V <sub>CC</sub> falling)                             | Vsw                                    | V <sub>BATT</sub> > V <sub>CC</sub>            | MAX793S/MAX795S                  | 2.55                    | 2.68                      | 2.80 |       |
|                                                       | V 2 V V                                | (Note 6)                                       | MAX793R/MAX795R/<br>MAX794       | 2.30                    | 2.41                      | 2.52 |       |
| Battery Switch Threshold                              | Vcc -                                  | This value is identica<br>VCC rising for VBATT | I to the reset threshold, > VRST |                         |                           |      |       |
| (V <sub>CC</sub> rising) (Note 7)                     | VBATT                                  | V <sub>BATT</sub> < V <sub>RST</sub>           |                                  |                         | 25                        | 65   | mV    |

\_\_ /И//Х//И

### **ELECTRICAL CHARACTERISTICS (continued)**

 $(VCC=3.17V\ to\ 5.5V\ for\ the\ MAX793T/MAX795T,\ VCC=3.02V\ to\ 5.5V\ for\ the\ MAX793S/MAX795S,\ VCC=2.72V\ to\ 5.5V\ for\ the\ MAX793R/MAX795R,\ VBATT=3.6V,\ TA=TMIN\ to\ TMAX,\ unless otherwise\ noted.\ Typical\ values\ are\ at\ TA=+25^{\circ}C.)$ 

| PARAMETER                                          | SYMBOL              | COL                                      | NDITIONS                                                    | MIN                  | TYP                 | MAX    | UNITS |
|----------------------------------------------------|---------------------|------------------------------------------|-------------------------------------------------------------|----------------------|---------------------|--------|-------|
| FARAWLILI                                          | STWIDOL             | 001                                      | MAX793T/MAX795T                                             | 3.00                 | 3.075               | 3.15   | UNITS |
|                                                    |                     | Maria fallica                            |                                                             |                      |                     |        |       |
|                                                    |                     | V <sub>CC</sub> falling                  | MAX793S/MAX795S                                             | 2.85                 | 2.925               | 3.00   |       |
| Reset Threshold (Note 8)                           | VRST                |                                          | MAX793R/MAX795R                                             | 2.55                 | 2.625               | 2.70   | V     |
| ,                                                  |                     |                                          | MAX793T/MAX795T                                             | 3.00                 | 3.085               | 3.17   |       |
|                                                    |                     | V <sub>CC</sub> rising                   | MAX793S/MAX795S                                             | 2.85                 | 2.935               | 3.02   |       |
|                                                    |                     |                                          | MAX793R/MAX795R                                             | 2.55                 | 2.635               | 2.72   |       |
| RESET IN Threshold                                 | V <sub>RST IN</sub> | Vcc falling                              |                                                             | 1.212                | 1.240               | 1.262  | V     |
| (MAX794 only)                                      | VIIOLIIV            | V <sub>CC</sub> rising                   |                                                             | 1.212                | 1.250               | 1.282  | ·     |
| RESET IN Leakage Current (MAX794 only)             |                     |                                          |                                                             | -25                  | 2                   | 25     | nA    |
| Reset Timeout Period                               | t <sub>RP</sub>     | V <sub>CC</sub> < 3.6V                   |                                                             | 140                  | 200                 | 280    | ms    |
| LOWLINE-to-Reset Threshold, (VLOWLINE -            | VLR                 | MAX793                                   |                                                             | 30                   | 45                  | 60     | mV    |
| V <sub>RST</sub> ), V <sub>CC</sub> Falling        |                     | MAX794                                   |                                                             | 5                    | 15                  | 25     |       |
| Low-Line Comparator                                |                     | MAX793                                   |                                                             |                      | 10                  |        | mV    |
| Hysteresis                                         |                     | MAX794                                   |                                                             |                      | 10                  |        | mV    |
|                                                    |                     | MAX793T/MAX795                           | iΤ                                                          |                      |                     | 3.23   |       |
| LOWLINE Threshold,                                 | V <sub>LL</sub>     | MAX793S/MAX795S                          |                                                             |                      |                     | 3.08   | V     |
| V <sub>CC</sub> Rising                             | V LL                | MAX793R/MAX795                           | 5R                                                          |                      |                     | 2.78   | · •   |
|                                                    |                     | MAX794                                   |                                                             |                      |                     | 1.317  |       |
| PFI Input Threshold                                | VTH                 | V <sub>PFI</sub> falling                 |                                                             | 1.212                | 1.240               | 1.262  | V     |
| 111 input miesnoid VIA                             |                     | V <sub>PFI</sub> rising                  |                                                             | 1.212                | 1.250               | 1.287  | V     |
| PFI Input Current                                  |                     |                                          |                                                             | -25                  | 2                   | 25     | nA    |
| PFI Hysteresis, PFI Rising                         |                     |                                          |                                                             |                      | 10                  | 20     | mV    |
| BATT OK Threshold<br>(MAX793)                      | V <sub>BOK</sub>    |                                          |                                                             | 2.00                 | 2.25                | 2.50   | V     |
| INPUT AND OUTPUT LEVE                              | LS                  |                                          |                                                             |                      |                     |        | 1     |
| RESET Output-Voltage High                          | Voн                 | ISOURCE = 300µA,                         | V <sub>C</sub> C = V <sub>R</sub> ST min                    | 0.8V <sub>CC</sub>   | 0.86V <sub>CC</sub> |        | V     |
| BATT OK, BATT ON, WDO, LOWLINE Output-Voltage High | Voн                 | ISOURCE = 300μA,                         | V <sub>CC</sub> = V <sub>RST</sub> max                      | 0.8V <sub>CC</sub>   | 0.86V <sub>CC</sub> |        | V     |
| PFO Output-Voltage High                            | Voн                 | ISOURCE = 65µA, V                        | /cc = V <sub>RST</sub> max                                  | 0.8Vcc               |                     |        | V     |
| BATT ON Output-<br>Voltage High                    | Voн                 | ISOURCE = 100µA,                         | V <sub>CC</sub> = 2.3V, V <sub>BATT</sub> = 3V              | 0.8V <sub>BATT</sub> |                     |        | V     |
| RESET Output Leakage<br>Current (Note 9)           | I <sub>LEAK</sub>   | V <sub>CC</sub> = V <sub>RST</sub> max   |                                                             | -1                   |                     | -1     | μΑ    |
| PFO Output Short to GND Current                    | Isc                 | V <sub>CC</sub> = 3.3V, V <del>PFO</del> | = 0V                                                        |                      | 180                 | 500    | μΑ    |
| PFO, RESET, RESET, WDO, LOWLINE Output-Voltage Low | VoL                 |                                          | SET, LOWLINE tested<br>hin; RESET, BATTOK,<br>CC = VRST max |                      | 0.08                | 0.2Vcc | V     |

#### **ELECTRICAL CHARACTERISTICS (continued)**

(VCC = 3.17V to 5.5V for the MAX793T/MAX795T, VCC = 3.02V to 5.5V for the MAX793S/MAX795S, VCC = 2.72V to 5.5V for the MAX793R/MAX795R, VBATT = 3.6V, TA = TMIN to TMAX, unless otherwise noted. Typical values are at TA =  $+25^{\circ}$ C.)

| PARAMETER                                 | SYMBOL           | CONDITIONS                                                                       | MIN                  | TYP  | MAX                | UNITS |
|-------------------------------------------|------------------|----------------------------------------------------------------------------------|----------------------|------|--------------------|-------|
| DECET Output Voltage Levy                 | \/a.             | MAX79_C, $V_{BATT} = V_{CC} = 1.0V$ , $I_{SINK} = 40\mu A$                       |                      | 0.13 | 0.3                | V     |
| RESET Output-Voltage Low                  | VoL              | MAX79_E, $V_{BATT} = V_{CC} = 1.2V$ , $I_{SINK} = 200\mu A$                      |                      | 0.17 | 0.3                | V     |
| BATT ON Output-<br>Voltage Low            | VoL              | ISINK = 3.2mA, VCC = V <sub>RST</sub> max                                        |                      |      | 0.2Vcc             | V     |
| All Inputs Including PFO                  | ViH              | V <sub>RST</sub> max < V <sub>CC</sub> < 5.5V                                    |                      |      | 0.7V <sub>CC</sub> | V     |
| (Note 10)                                 | VIL              | VRS  111ax < VCC < 3.5V                                                          | 0.3V <sub>CC</sub>   |      |                    | V     |
| MANUAL RESET INPUT                        |                  |                                                                                  |                      |      |                    |       |
| MR Pulse Width                            | t <sub>MR</sub>  | MAX793/MAX794 only                                                               | 100                  |      |                    | ns    |
| MR-to-Reset Delay                         | tMD              | MAX793/MAX794 only                                                               |                      | 75   | 250                | ns    |
| MR Pullup Current                         |                  | MAX793/MAX794 only, $\overline{MR} = 0V$                                         | 25                   | 70   | 250                | μΑ    |
| CHIP-ENABLE GATING                        |                  |                                                                                  | 1                    |      |                    |       |
| CE IN Leakage Current                     | ILEAK            | Disable mode                                                                     |                      | ±10  |                    | nA    |
| CE IN-to-CE OUT                           |                  | Enable mode, VCC = VRST max                                                      |                      | 46   |                    | Ω     |
| Resistance                                |                  | Enable mode, vec = vas max                                                       |                      | 40   |                    | 32    |
| CE IN-to-CE OUT Propagation Delay         |                  | V <sub>CC</sub> = V <sub>RST</sub> max, Figure 9                                 |                      | 2    | 7                  | ns    |
| CE OUT Drive from CE IN                   | Vон              | VCC = VRST max, IOUT = -1mA,<br>V CE IN = VCC                                    | 0.8V <sub>CC</sub>   |      |                    | V     |
|                                           | V <sub>O</sub> L | $V_{CC} = V_{RST} \text{ max}, I_{OUT} = 1.6\text{mA},$ $V_{\overline{CE}} = 0V$ |                      |      | 0.2V <sub>CC</sub> | V     |
| Reset to CE OUT High Delay                |                  |                                                                                  |                      | 10   |                    | μs    |
| CE OUT Output-Voltage High (reset active) | VoH              | I <sub>OH</sub> = 500μA, V <sub>CC</sub> < 2.3V                                  | 0.8V <sub>BATT</sub> |      |                    | V     |
| WATCHDOG (MAX793/MA)                      | (794 only)       |                                                                                  |                      |      |                    |       |
| WDI Input Current                         |                  | 0V < V <sub>CC</sub> < 5.5V                                                      | -1                   | 0.01 | 1                  | μΑ    |
| Watchdog Timeout Period                   | twD              |                                                                                  | 1.00                 | 1.60 | 2.25               | S     |
| WDI Pulse Width                           |                  |                                                                                  | 100                  |      |                    | ns    |

- Note 1: V<sub>CC</sub> supply current, logic-input leakage, watchdog functionality (MAX793/MAX794),  $\overline{\text{MR}}$  functionality (MAX793/MAX794), and state of RESET and RESET (MAX793/MAX794) tested at V<sub>BATT</sub> = 3.6V and V<sub>CC</sub> = 5.5V. The state of RESET is tested at V<sub>CC</sub> = V<sub>CC</sub> min.
- Note 2: Tested at V<sub>BATT</sub> = 3.6V, V<sub>CC</sub> = 3.5V and 0V. The battery current rises to 10μA over a narrow transition window around V<sub>CC</sub> = 1.9V.
- Note 3: Leakage current into the battery is tested under the worst-case conditions at V<sub>CC</sub> = 5.5V, V<sub>BATT</sub> = 1.8V and V<sub>CC</sub> = 1.5V, V<sub>BATT</sub> = 1.0V.
- **Note 4:** Guaranteed by design.
- Note 5: When Vsw > Vcc > VBATT, OUT remains connected to Vcc until Vcc drops below VBATT. The Vcc-to-VBATT comparator has a small 15mV typical hysteresis to prevent oscillation. For Vcc < 1.75V (typical), OUT switches to BATT regardless of VBATT.
- Note 6: When V<sub>BATT</sub> > V<sub>CC</sub> > V<sub>SW</sub>, OUT remains connected to V<sub>CC</sub> until V<sub>CC</sub> drops below the battery switch threshold (V<sub>SW</sub>).
- Note 7: OUT switches from BATT to V<sub>CC</sub> when V<sub>CC</sub> rises above the reset threshold, if V<sub>BATT</sub> > V<sub>RST</sub>. In this case, switchover back to V<sub>CC</sub> occurs at the exact voltage that causes reset to be asserted, however, switchover occurs 200ms prior to reset. If V<sub>BATT</sub> < V<sub>RST</sub>, OUT switches from BATT to V<sub>CC</sub> when V<sub>CC</sub> exceeds V<sub>BATT</sub>.
- Note 8: The reset threshold tolerance is wider for V<sub>CC</sub> rising than for V<sub>CC</sub> falling to accommodate the 10mV typical hysteresis, which prevents internal oscillation.
- Note 9: The leakage current into or out of the RESET pin is tested with RESET not asserted (RESET output high impedance).
- Note 10: PFO is normally an output, but is used as an input when activating the battery freshness seal.

Typical Operating Characteristics

 $(T_A = +25^{\circ}C, \text{ unless otherwise noted.})$ 



















\_Typical Operating Characteristics (continued)

 $(T_A = +25^{\circ}C, \text{ unless otherwise noted.})$ 















## Pin Description

| Р                 | IN     |                      |                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |  |
|-------------------|--------|----------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| MAX793/<br>MAX794 | MAX795 | NAME                 | FUNCTION                                                                                                                                                                                                                                                                                                                                                                                                                       |  |  |  |
| 1                 | 1      | OUT                  | Supply Output for CMOS RAM. When $V_{CC}$ rises above the reset threshold or above $V_{BATT}$ , OUT is connected to $V_{CC}$ through an internal p-channel MOSFET switch. When $V_{CC}$ falls below $V_{SW}$ and $V_{BATT}$ , BATT connects to OUT.                                                                                                                                                                            |  |  |  |
| 2                 | 2      | Vcc                  | Main Supply Input                                                                                                                                                                                                                                                                                                                                                                                                              |  |  |  |
| 3                 |        | BATT OK<br>(MAX793)  | Battery Status Output. High in normal operating mode when VBATT exceeds VBOK, otherwise low. VBATT is checked continuously. Disabled and logic low while VCC is below VSW.                                                                                                                                                                                                                                                     |  |  |  |
| 3                 | _      | RESET IN<br>(MAX794) | Reset Input. Connect to an external resistor-divider to select the reset threshold. The reset threshold can be programmed anywhere in the Vsw to 5.5V range.                                                                                                                                                                                                                                                                   |  |  |  |
| 4                 | _      | PFI                  | Power-Fail Comparator Input. When PFI is less than V <sub>PFT</sub> or when V <sub>CC</sub> falls below V <sub>SW</sub> , PFO goes low; otherwise, PFO remains high (see <i>Power-Fail Comparator</i> section). Connect to V <sub>CC</sub> if unused.                                                                                                                                                                          |  |  |  |
| 5                 | 3      | BATT ON              | Logic Output/External Bypass Switch-Driver Output. High when OUT switches to BATT. Low when OUT switches to V <sub>CC</sub> . Connect the base/gate of PNP/PMOS transistor to BATT ON for I <sub>OUT</sub> requirements exceeding 75mA.                                                                                                                                                                                        |  |  |  |
| 6                 | 4      | GND                  | Ground                                                                                                                                                                                                                                                                                                                                                                                                                         |  |  |  |
| 7                 | _      | PFO                  | Power-Fail Comparator Output. When PFI is less than V <sub>PFT</sub> or when V <sub>CC</sub> falls below V <sub>SW</sub> , PFO goes low; otherwise, PFO remains high. PFO is also used to enable the battery freshness seal (see <i>Battery Freshness Seal</i> and <i>Power-Fail Comparator</i> sections).                                                                                                                     |  |  |  |
| 8                 | _      | MR                   | Manual Reset Input. A logic low on $\overline{\text{MR}}$ asserts reset. Reset remains asserted as long as $\overline{\text{MR}}$ is low and for 200ms after $\overline{\text{MR}}$ returns high. The active-low input has an internal 70µA pullup current. It can be driven from a TTL- or CMOS-logic line or shorted to ground with a switch. Leave open if unused.                                                          |  |  |  |
| 9                 | _      | WDO                  | Watchdog Output. WDO goes low if WDI remains either high or low for longer than the watchdog timeout period. WDO returns high on the next transition of WDI. WDO is a logic high for V <sub>SW</sub> < V <sub>CC</sub> < V <sub>RST</sub> , and low when V <sub>CC</sub> is below V <sub>SW</sub> .                                                                                                                            |  |  |  |
| 10                | _      | WDI                  | Watchdog Input. If WDI remains either high or low for longer than the watchdog timeout period, the internal watchdog timer runs out and WDO goes low. WDO returns high on the next transition of WDI. Connect WDO to MR to generate a reset due to a watchdog fault.                                                                                                                                                           |  |  |  |
| 11                | 5      | CE IN                | Chip-Enable Input. The input to the chip-enable gating circuit. Connect to GND if unused.                                                                                                                                                                                                                                                                                                                                      |  |  |  |
| 12                | 6      | CE OUT               | Chip-Enable Output. $\overline{CE}$ OUT goes low only when $\overline{CE}$ IN is low and reset is not asserted. If $\overline{CE}$ IN is low when reset is asserted, $\overline{CE}$ OUT remains low for 10µs or until $\overline{CE}$ IN goes high, whichever occurs first. $\overline{CE}$ OUT is pulled up to OUT.                                                                                                          |  |  |  |
| 13                | _      | RESET                | Active-High Reset Output. Sources and sinks current. RESET is the inverse of RESET.                                                                                                                                                                                                                                                                                                                                            |  |  |  |
| 14                | _      | LOWLINE              | Early Power-Fail Warning Output. Low when $V_{CC}$ falls to $V_{LR}$ . This output can be used to generate an NMI to provide early warning of imminent power failure.                                                                                                                                                                                                                                                          |  |  |  |
| 15                | 7      | RESET                | Open-Drain, Active-Low Reset Output. Pulses low for 200ms when triggered, and stays low whenever V <sub>CC</sub> is below the reset threshold or when $\overline{\text{MR}}$ is a logic low. It remains low for 200ms after either V <sub>CC</sub> rises above the reset threshold, the watchdog triggers a reset ( $\overline{\text{WDO}}$ connected to $\overline{\text{MR}}$ ), or $\overline{\text{MR}}$ goes low to high. |  |  |  |
| 16                | 8      | BATT                 | Backup-Battery Input. When $V_{CC}$ falls below $V_{SW}$ and $V_{BATT}$ , OUT switches from $V_{CC}$ to BATT. When $V_{CC}$ rises above the reset threshold or above $V_{BATT}$ , OUT reconnects to $V_{CC}$ . $V_{BATT}$ can exceed $V_{CC}$ . Connect $V_{CC}$ , OUT, and BATT together if no battery is used.                                                                                                               |  |  |  |

#### **Detailed Description**

#### **General Timing Characteristics**

The MAX793/MAX794/MAX795 are designed for 3.3V and 3V systems, and provide a number of supervisory functions (see the *Selector Guide* on the front page). Figures 1 and 2 show the typical timing relationships of the various outputs during power-up and power-down with typical VCC rise and fall times.

#### Manual Reset Input (MAX793/MAX794)

Many microprocessor-based products require manual-reset capability, allowing the operator, a test technician, or external logic circuitry to initiate a reset. On the MAX793/MAX794, a logic low on  $\overline{\text{MR}}$  asserts reset. Reset remains asserted while  $\overline{\text{MR}}$  is low, and for the (200ms) after it returns high. During the first half of the reset time-

out period (tRP), the state of  $\overline{\text{MR}}$  is ignored if  $\overline{\text{PFO}}$  is externally forced low to facilitate enabling the battery freshness seal.  $\overline{\text{MR}}$  has an internal 70µA pullup current, so it can be left open if it is not used. This input can be driven with TTL- or CMOS-logic levels, or with open-drain/collector outputs. Connect a normally open momentary switch from  $\overline{\text{MR}}$  to GND to create a manual-reset function; external debounce circuitry is not required. If  $\overline{\text{MR}}$  is driven from long cables or the device is used in a noisy environment, connect a 0.1µF capacitor from  $\overline{\text{MR}}$  to ground to provide additional noise immunity.

#### **Reset Outputs**

A microprocessor's ( $\mu$ P's) reset input starts the  $\mu$ P in a known state. These MAX793/MAX794/MAX795  $\mu$ P supervisory circuits assert a reset to prevent code execution errors during power-up, power-down, and



Figure 1. Timing Diagram, VCC Rising

brownout conditions. RESET is guaranteed to be a logic low for 0V < V<sub>CC</sub> < V<sub>RST</sub>, provided V<sub>BATT</sub> is greater than 1V. Without a backup battery (V<sub>BATT</sub> = V<sub>CC</sub> = V<sub>OUT</sub>), RESET is guaranteed valid for V<sub>CC</sub>  $\geq$  1V. Once V<sub>CC</sub> exceeds the reset threshold, an internal timer keeps RESET low for the reset timeout period (t<sub>RP</sub>); after this interval, RESET becomes high impedance (Figure 2). RESET is an open-drain output, and requires a pullup resistor to V<sub>CC</sub> (Figure 3). Use a 4.7k $\Omega$  to 1M $\Omega$  pullup resistor that provides sufficient current to assure the proper logic levels to the  $\mu P$ .

If a brownout condition occurs (VCC dips below the reset threshold), RESET goes low. Each time RESET is asserted, it stays low for the reset timeout period. Any time VCC goes below the reset threshold, the internal timer restarts.

The watchdog output (WDO) can also be used to initiate a reset. See the *Watchdog Output* section.

The RESET output is the inverse of the RESET output, and it can both source and sink current.



Figure 2. Timing Diagram, VCC Falling



Figure 3. MAX794 Standard Application Circuit

#### Reset Threshold

The MAX793T/MAX795T are intended for 3.3V systems with a  $\pm 5\%$  power-supply tolerance and a 10% systems tolerance. Except when  $\overline{\text{MR}}$  is asserted, reset does not assert as long as the power supply remains above 3.15V (3.3V - 5%). Reset is guaranteed to assert before the power supply falls below 3.0V (3.3V - 10%).

The MAX793S/MAX795S are designed for  $3.3V \pm 10\%$  power supplies. Except when  $\overline{\text{MR}}$  is asserted, they are guaranteed not to assert reset as long as the supply remains above 3.0V (3.0V is just above 3.3V - 10%). Reset is guaranteed to assert before the power supply falls below 2.85V (3.3V - 14%).

The MAX793R/MAX795R are optimized to monitor 3.0V  $\pm 10\%$  power supplies. Reset does not occur until V<sub>CC</sub> falls below 2.7V (3.0V - 10%), but is guaranteed to occur before the supply falls below 2.55V (3.0V - 15%).

Program the MAX794's reset threshold with an external voltage divider to RESET IN. The reset-threshold tolerance is a combination of the RESET IN tolerance and the tolerance of the resistors used to make the external voltage divider. Calculate the reset threshold as follows:

 $V_{RST} = V_{RST} IN (R1/R2 + 1)$ 



Figure 4. Battery Freshness Seal Enable Timing

Using the standard application circuit (Figure 3), the reset threshold can be programmed anywhere in the range of Vsw (the battery switch threshold) to 5.5V. Reset is asserted when Vcc falls below Vsw.

#### **Battery Freshness Seal**

The MAX793/MAX794's battery freshness seal disconnects the backup battery from internal circuitry until it is needed. This allows an OEM to ensure that the backup battery connected to BATT is fresh when the final product is put to use. To enable the freshness seal, connect a battery to BATT, ground PFO, bring VCC above the reset threshold, and hold it there until reset is deasserted following the reset timeout period, then bring VCC back down again (Figure 4). Once the battery freshness seal is enabled (disconnecting the backup battery from the internal circuitry and anything connected to OUT), it remains enabled until VCC is brought above VRST. Note that connecting PFO to MR does not interfere with battery freshness seal operation.

#### **BATT OK Output (MAX793)**

BATT OK indicates the status of the backup battery. When reset is not asserted, the MAX793 checks the battery voltage continuously. If VBATT is below VBOK (2.0V min), BATT OK goes low; otherwise, it remains pulled up to VCC. BATT OK also goes low when VCC goes below Vsw.

#### Watchdog Input (MAX793/MAX794)

In the MAX793/MAX794, the watchdog circuit monitors the  $\mu$ P's activity. If the  $\mu$ P does not toggle the watchdog input (WDI) within 1.6s,  $\overline{\text{WDO}}$  goes low. The internal 1.6s timer is cleared and  $\overline{\text{WDO}}$  returns high either when



Figure 5. Watchdog Timing Relationship

a reset occurs or when a transition (low-to-high or high-to-low) takes place at WDI. As long as reset is asserted, the timer remains cleared and does not count. As soon as reset is released or WDI changes state, the timer starts counting (Figure 5). WDI can detect pulses as short as 100ns. Unlike the 5V MAX690 family, the watchdog function **cannot** be disabled.

#### Watchdog Output (MAX793/MAX794)

In the MAX793/MAX794,  $\overline{\text{WDO}}$  remains high ( $\overline{\text{WDO}}$  is pulled up to V<sub>CC</sub>) if there is a transition or pulse at WDI during the watchdog timeout period.  $\overline{\text{WDO}}$  goes low if no transition occurs at WDI during the watchdog timeout period. The watchdog function is disabled and  $\overline{\text{WDO}}$  is a logic high when reset is asserted if V<sub>CC</sub> is above V<sub>SW</sub>.  $\overline{\text{WDO}}$  is a logic low when V<sub>CC</sub> is below V<sub>SW</sub>.

If a system reset is desired on every watchdog fault, simply diode-OR connect  $\overline{WDO}$  to  $\overline{MR}$  (Figure 6). When a watchdog fault occurs in this mode,  $\overline{WDO}$  goes low, pulling  $\overline{MR}$  low, which causes a reset pulse to be issued. Ten microseconds after reset is asserted, the watchdog timer clears and  $\overline{WDO}$  returns high. This delay results in a 10µs pulse at  $\overline{WDO}$ , allowing external circuitry to capture a watchdog fault indication. A continuous high or low on WDI causes 200ms reset pulses to be issued every 1.6s.



Figure 6. Generating a Reset on Each Watchdog Fault

#### **Chip-Enable Signal Gating**

Internal gating of chip-enable (CE) signals prevents erroneous data from corrupting CMOS RAM in the event of an undervoltage condition. The MAX793/MAX794/MAX795 use a series transmission gate from  $\overline{CE}$  IN to  $\overline{CE}$  OUT During normal operation (reset not asserted), the CE transmission gate is enabled and passes all CE transitions. When reset is asserted, this path becomes disabled, preventing erroneous data from corrupting the CMOS RAM. The short CE propagation delay from  $\overline{CE}$  IN to  $\overline{CE}$  OUT enables these  $\mu P$  supervisors to be used with most  $\mu Ps$ . If  $\overline{CE}$  IN is low when reset asserts,  $\overline{CE}$  OUT remains low for typically 10 $\mu$ s to permit completion of the current write cycle.

#### Chip-Enable Input

The CE transmission gate is disabled and  $\overline{\text{CE}}$  IN is high impedance (disabled mode) while reset is asserted. During a power-down sequence when V<sub>CC</sub> passes the reset threshold, the CE transmission gate disables and  $\overline{\text{CE}}$  IN immediately becomes high impedance if the voltage at  $\overline{\text{CE}}$  IN is high. If  $\overline{\text{CE}}$  IN is low when reset asserts, the CE transmission gate disables at the moment  $\overline{\text{CE}}$  IN goes high, or 10µs after reset asserts, whichever occurs first (Figure 8). This permits the current write cycle to complete during power-down.



Figure 7. Chip-Enable Transmission Gate

The CE transmission gate remains disabled and  $\overline{\text{CE}}$  IN remains high impedance (regardless of  $\overline{\text{CE}}$  IN activity) for the first half of the reset timeout period (the / 2), any time a reset is generated. While disabled,  $\overline{\text{CE}}$  IN is high impedance. When the CE transmission gate is enabled, the impedance of  $\overline{\text{CE}}$  IN appears as a  $46\Omega$  resistor in series with the load at  $\overline{\text{CE}}$  OUT.

The propagation delay through the CE transmission gate depends on  $\underline{V_{CC}}$ , the source impedance of the drive connected to  $\overline{CE}$  IN, and the loading on  $\overline{CE}$  OUT. The CE propagation delay is production tested from the 50% point on  $\overline{CE}$  IN to the 50% point on  $\overline{CE}$  OUT using a  $50\Omega$  driver and 50pF of load capacitance (Figure 9). For minimum propagation delay, minimize the capacitive load at  $\overline{CE}$  OUT and use a low-output-impedance driver.

#### Chip-Enable Output

When the CE transmission gate is enabled, the impedance of  $\overline{\text{CE}}$  OUT is equivalent to a 46 $\Omega$  resistor in series with the source driving  $\overline{\text{CE}}$  IN. In the disabled mode, the transmission gate is off and an active pullup connects  $\overline{\text{CE}}$  OUT to OUT (Figure 8). This pullup turns off when the transmission gate is enabled.

## Early Power-Fail Warning (MAX793/MAX794)

Critical systems often require an early warning indicating that power is failing. This warning provides time for the  $\mu P$  to store vital data and take care of any additional "housekeeping" functions, before the power supply gets too far out of tolerance for the  $\mu P$  to operate reliably. The MAX793/MAX794 offer two methods of achieving this early warning. If access to the unregulated supply is feasible, the power-fail comparator input (PFI) can be connected to the unregulated supply through a voltage divider, with the power-fail comparator output (PFO) providing the NMI to the  $\mu P$  (Figure



Figure 8. Chip-Enable Timing



Figure 9. CE Propagation Delay Test Circuit

10). If there is no easy access to the unregulated supply, the LOWLINE output can be used to generate an NMI to the µP (see LOWLINE Output section).

#### **LOWLINE Output (MAX793/MAX794)**

The low-line comparator monitors V<sub>CC</sub> with a threshold voltage typically 45mV above the reset threshold (10mV of hysteresis) for the MAX793, and 15mV above RESET IN (4mV of hysteresis) for the MAX794. For normal operation (V<sub>CC</sub> above the reset threshold),  $\overline{\text{LOWLINE}}$  is pulled to V<sub>CC</sub>. Use  $\overline{\text{LOWLINE}}$  to provide an NMI to the  $\mu\text{P}$  when power begins to fall.



Figure 10. Using the Power-Fail Comparator to Generate Power-Fail Warning

In most battery-operated portable systems, reserve energy in the battery provides ample time to complete the shutdown routine once the low-line warning is encountered and before reset asserts. If the system must also contend with a more rapid V<sub>CC</sub> fall time, such as when the main battery is disconnected or a high-side switch is opened during normal operation, use capacitance on the V<sub>CC</sub> line to provide time to execute the shutdown routine (Figure 11).

First, calculate the worst-case time required for the system to perform its shutdown routine. Then, with the worst-case shutdown time, the worst-case load current, and the minimum low-line to reset threshold ( $V_{LR}$  min), calculate the amount of capacitance required to allow the shutdown routine to complete before reset is asserted:

#### CHOLD > ILOAD x tSHDN / VLR

where  $I_{LOAD}$  is the current being drained from the capacitor,  $V_{LR}$  is the low-line to reset threshold difference ( $V_{LL}$  -  $V_{RST}$ ), and  $t_{SHDN}$  is the time required for the system to complete an orderly shutdown routine.

#### Power-Fail Comparator (MAX793/MAX794)

The MAX793/MAX794's PFI input is compared to an internal reference. If PFI is less than the power-fail threshold (VPFT), PFO goes low. The power-fail comparator is intended for use as an undervoltage detector to signal a failing power supply (Figure 12). However, the comparator does not need to be dedicated to this function because it is completely separate from the rest of the circuitry.



Figure 11. Using  $\overline{LOWLINE}$  to Provide Power-Fail Warning to the  $\mu P$ 



Figure 12. Using the Power-Fail Comparator to Monitor an Additional Power Supply: (a) VIN Is Negative, (b) VIN Is Positive

The power-fail comparator turns off and  $\overline{PFO}$  goes low when VCC falls below Vsw on power-down. During the first half of the reset timeout period (tRP),  $\overline{PFO}$  is forced high, irrespective of VPFI. At the beginning of the second half of tRP, the power-fail comparator is enabled and  $\overline{PFO}$  follows PFI. If the comparator is unused, connect PFI to VCC and leave  $\overline{PFO}$  unconnected.  $\overline{PFO}$  can be connected to MR so that a low voltage on PFI generates a reset (Figure 12b). In this configuration, when the monitored voltage causes PFI to fall below VPFT,  $\overline{PFO}$  pulls  $\overline{MR}$  low, causing a reset to be asserted. Reset remains asserted as long as  $\overline{PFO}$  holds  $\overline{MR}$  low, and for 200ms after  $\overline{PFO}$  pulls  $\overline{MR}$  high when the monitored supply is above the programmed threshold.

#### **Backup-Battery Switchover**

In the event of a brownout or power failure, it may be necessary to preserve the contents of RAM. With a backup battery installed at BATT, the devices automatically switch RAM to backup power when VCC falls. In order to allow the backup battery (e.g., a 3.6V lithium cell) to have a higher voltage than VCC, this family of  $\mu P$  supervisors (designed for 3.3V and 3V systems) does not always connect BATT to OUT when VBATT is greater than VCC. BATT connects to OUT (through a 140 $\Omega$  switch) either when VCC falls below VsW and

VBATT is greater than VCC, **or** when VCC falls below 1.75V (typ) regardless of the BATT voltage.

Switchover at Vsw ensures that battery-backup mode is entered before Vout gets too close to the 2.0V minimum required to reliably retain data in most CMOS RAM, (switchover at higher Vcc voltages would decrease backup-battery life). When Vcc recovers, switchover is deferred either until Vcc crosses VBATT if VBATT is below VRST, or when Vcc rises above the reset threshold (VRST) if VBATT is above VRST. This power-up switchover technique prevents Vcc from charging the backup battery through OUT when using an external transistor driven by BATT ON. OUT connects to Vcc through a  $4\Omega$  (max) PMOS power switch when Vcc crosses the reset threshold (Figure 13).

#### **BATT ON (MAX793/MAX794)**

BATT ON is high when OUT is connected to BATT. Although BATT ON can be used as a logic output to indicate the battery switchover status, it is most often used as a gate or base drive for an external pass transistor for high-current applications (see *Driving an External Switch with BATT ON* in the *Applications Information* section). When VCC exceeds VRST on power-up, BATT ON sinks 3.2mA at 0.4V. In battery-backup mode, this terminal sources 100µA from BATT.



Figure 13. Battery Switchover Timing

## Table 1. Input and Output Status in Battery-Backup Mode

|          | , p p                                                    |  |  |  |  |  |
|----------|----------------------------------------------------------|--|--|--|--|--|
| PIN NAME | STATUS                                                   |  |  |  |  |  |
| OUT      | Connected to BATT through an internal $140\Omega$ switch |  |  |  |  |  |
| VCC      | Disconnected from OUT                                    |  |  |  |  |  |
| BATT ON  | Pulled up to BATT                                        |  |  |  |  |  |
| BATT OK  | Logic low                                                |  |  |  |  |  |
| PFI      | Disabled                                                 |  |  |  |  |  |
| PFO      | Logic low                                                |  |  |  |  |  |
| MR       | Disabled, but still pulled up to VCC                     |  |  |  |  |  |
| WDO      | Logic low                                                |  |  |  |  |  |
| WDI      | Disabled                                                 |  |  |  |  |  |
| RESET    | Logic low                                                |  |  |  |  |  |
| RESET    | Pulled up to V <sub>CC</sub>                             |  |  |  |  |  |
| BATT     | Connected to OUT                                         |  |  |  |  |  |
| LOWLINE  | Logic low                                                |  |  |  |  |  |
| CE IN    | High impedance                                           |  |  |  |  |  |
| CE OUT   | Pulled to BATT                                           |  |  |  |  |  |

### \_Applications Information

These  $\mu P$  supervisory circuits are not short-circuit protected. Shorting  $V_{OUT}$  to ground, excluding power-up transients such as charging a decoupling capacitor, destroys the device. Decouple both  $V_{CC}$  and BATT pins to ground by placing  $0.1\mu F$  ceramic capacitors as close to the device as possible.

#### **Driving an External Switch with BATT ON**

BATT ON can be directly connected to the base of a PNP transistor or the gate of a PMOS transistor. The PNP connection is straightforward: connect the emitter

to V<sub>CC</sub>, the collector to OUT, and the base to BATT ON (Figure 14a). No current-limiting resistor is required, but a resistor connecting the base of the PNP to BATT ON can be used to limit the current drawn from V<sub>CC</sub>, prolonging battery life in portable equipment.

If you are using a PMOS transistor, however, it must be connected backwards from the traditional method. Connect the gate to BATT ON, the drain to VCC, and the source to OUT (Figure 14b). This method orients the body diode from VCC to OUT and prevents the backup battery from discharging through the FET when its gate is high. Two PMOS transistors in the Siliconix LITTLE FOOT® series are specified with VGs down to -2.7V. The Si9433DY has a maximum  $100 \mathrm{m}\Omega$  drain-source on-resistance with 2.7V of gate drive and a 2A drain-source on-resistance with 2.7V of gate drive and a 5.1A drain-source current.

#### Using a Super Cap as a Backup Power Source

Super caps are capacitors with extremely high capacitance values (e.g., order of 0.47F) for their size. Figure 15 shows two ways to use a super cap as a backup power source. The super cap can be connected through a diode to the 3V input (Figure 15a); or, if a 5V supply is also available, the super cap can be charged up to the 5V supply (Figure 15b), allowing a longer backup period. Since VBATT can exceed VCC while VCC is above the reset threshold, there are no special precautions when using these  $\mu P$  supervisors with a super cap.

## Operation without a Backup Power Source

These  $\mu P$  supervisors were designed for battery-backed applications. If a backup battery is not used, connect BATT, OUT, and VCC together, or use a different  $\mu P$  supervisor.

#### Replacing the Backup Battery

The backup power source can be removed while VCC remains valid, without danger of triggering a reset pulse, provided that BATT is decoupled with a  $0.1\mu F$  capacitor to ground. As long as VCC stays above the reset threshold, battery-backup mode cannot be entered.

LITTLE FOOT is a registered trademark of Siliconix Inc.



Figure 14. Driving an External Transistor with BATT ON



Figure 15. Using a Super Cap as a Backup Source

#### Adding Hysteresis to the Power-Fail Comparator (MAX793/MAX794)

The power-fail comparator has a typical input hysteresis of 10mV. This is sufficient for most applications where a power-supply line is being monitored through an external voltage divider (see the section *Monitoring an Additional Power Supply*).

If additional noise margin is desired, connect a resistor between PFO and PFI as shown in Figure 16a. Select the ratio of R1 and R2 such that PFI sees V<sub>PFT</sub> when V<sub>IN</sub> falls to its trip point (V<sub>TRIP</sub>). R3 adds the additional hysteresis and should typically be more than 10 times the value of R1 or R2. The hysteresis window extends

both above ( $V_H$ ) and below ( $V_L$ ) the original trip point ( $V_{TRIP}$ ).

Connecting an ordinary signal diode in series with R3, as shown in Figure 16b, causes the lower trip point (VL) to coincide with the trip point without hysteresis (VTRIP), so the entire hysteresis window occurs above VTRIP. This method provides additional noise margin without compromising the accuracy of the power-fail threshold when the monitored voltage is falling. It is useful for accurately detecting when a voltage falls past a threshold. The current through R1 and R2 should be at least  $1\mu A$  to ensure that the 25nA (max over temperature) PFI input current does not shift the trip point. R3 should be larger than  $82k\Omega$  so it does not load down the  $\overline{PFO}$  pin. Capacitor C1 is optional, and adds noise rejection.

\_\_ /VIXI/VI



Figure 16. Adding Hysteresis to the Power-Fail Comparator: (a) Symmetrical Hysteresis, (b) Hysteresis Only on Rising V<sub>IN</sub>

#### **Monitoring an Additional Power Supply**

These  $\mu P$  supervisors can monitor either positive or negative supplies using a resistor voltage divider to PFI. PFO can be used to generate an interrupt to the  $\mu P$  or to cause reset to assert (Figure 12).

## Interfacing to µPs with Bidirectional Reset Pins

Since the  $\overline{RESET}$  output is open drain, the MAX793/MAX794/MAX795 interface easily with  $\mu Ps$  that have bidirectional reset pins, such as the Motorola 68HC11. Connecting the  $\overline{RESET}$  output of the  $\mu P$  supervisor directly to the  $\overline{RESET}$  input of the microcontroller with a single pullup resistor allows either device to assert reset (Figure 17).

#### **Negative-Going Vcc Transients**

These supervisors are relatively immune to short-duration negative-going VCC transients (glitches) while issuing resets to the  $\mu P$  during power-up, power-down, and brownout conditions. Therefore, resetting the  $\mu P$  when VCC experiences only small glitches is usually not recommended.



Figure 17. Interfacing to µPs with Bidirectional Reset I/O

Figure 18 shows maximum transient duration vs. reset-comparator overdrive, for which reset pulses are **not** generated. The graph was produced using negative-going VCC pulses, starting at 3.3V and ending below the reset threshold by the magnitude indicated (reset comparator overdrive). The graph shows the maximum pulse width a negative-going VCC transient can typically have without causing a reset pulse to be issued. As the amplitude of the transient increases (i.e., goes farther below the reset threshold), the maximum allowable pulse width decreases. Typically, a VCC transient that goes 40mV below the reset threshold and lasts for 10µs or less does not cause a reset pulse to be issued.

A 0.1µF bypass capacitor mounted close to the V<sub>CC</sub> pin provides additional transient immunity.

#### **Watchdog Software Considerations**

There is a way to help the watchdog timer monitor software execution more closely, which involves setting and resetting the watchdog input at different points in the program rather than pulsing the watchdog input high-low-high or low-high-low. This technique avoids a stuck loop, in which the watchdog timer would continue to be reset within the loop, keeping the watchdog from timing out. Figure 19 shows an example of a flow diagram where the I/O driving the watchdog input is set high at the beginning of the program, set low at the beginning of every subroutine or loop, then set high again when the program returns to the beginning. If the program should hang in any subroutine, the problem would quickly be corrected, since the I/O is continually set low and the watchdog timer is allowed to time out, causing a reset or interrupt to be issued.



Figure 18. Maximum Transient Duration without Causing a Reset Pulse vs. Reset Comparator Overdrive



Figure 19. Watchdog Flow Diagram

() ARE FOR MAX794

### \_Ordering Information (continued)

| PART*      | TEMP RANGE     | PIN-<br>PACKAGE |
|------------|----------------|-----------------|
| MAX793_EPE | -40°C to +85°C | 16 Plastic DIP  |
| MAX793_ESE | -40°C to +85°C | 16 Narrow SO    |
| MAX794CPE  | 0°C to +70°C   | 16 Plastic DIP  |
| MAX794CSE  | 0°C to +70°C   | 16 Narrow SO    |
| MAX794EPE  | -40°C to +85°C | 16 Plastic DIP  |
| MAX794ESE  | -40°C to +85°C | 16 Narrow SO    |
| MAX795_CPA | 0°C to +70°C   | 8 Plastic DIP   |
| MAX795_CSA | 0°C to +70°C   | 8 SO            |
| MAX795_EPA | -40°C to +85°C | 8 Plastic DIP   |
| MAX795_ESA | -40°C to +85°C | 8 SO            |

<sup>\*</sup>The MAX793/MAX795 offer a choice of reset threshold voltage. Select the letter corresponding to the desired reset threshold voltage range (T = 3.00V to 3.15V, S = 2.85V to 3.00V, R = 2.55V to 2.70V) and insert it into the blank to complete the part number. The MAX794's reset threshold is adjustable.

Devices are available in both leaded and lead-free packaging. Specify lead free by adding the + symbol at the end of the part number when ordering.

### **Chip Information**

TRANSISTOR COUNT: 1271

#### TOP VIEW 16 BATT RESET 15 $V_{CC}$ (RESET IN) BATT OK 14 LOWLINE MAX793 13 RESET **MAX794** BATT ON 12 CE OUT 11 CE IN GND PF0 10 WDI 9 WD0 MR **DIP/Narrow SO** OUT 8 BATT $V_{\rm CC}$ 7 RESET MAX795 BATT ON 3 6 CE OUT 5 CE IN GND DIP/SO

### Package Information

Pin Configurations

For the latest package outline information and land patterns, go to **www.maxim-ic.com/packages**. Note that a "+", "#", or "-" in the package code indicates RoHS status only. Package drawings may show a different suffix character, but the drawing pertains to the package regardless of RoHS status.

| PACKAGE TYPE   | PACKAGE CODE | DOCUMENT NO.   |
|----------------|--------------|----------------|
| 8 SO           | S8-2         | <u>21-0041</u> |
| 8 Plastic Dip  | R8-1         | 21-0043        |
| 16 Plastic Dip | P16-1        | 21-0043        |
| 16 Narrow SO   | S16-1        | <u>21-0041</u> |

### **Revision History**

| REVISION<br>NUMBER | REVISION<br>DATE | DESCRIPTION                                                     | PAGES<br>CHANGED |
|--------------------|------------------|-----------------------------------------------------------------|------------------|
| 0                  | 2/95             | Initial release                                                 | _                |
| 5                  | 2/07             | Revised Electrical Characteristics.                             | 4                |
| 6                  | 3/10             | Revised Absolute Maximum Ratings and Chip-Enable Input section. | 1, 2             |

Maxim cannot assume responsibility for use of any circuitry other than circuitry entirely embodied in a Maxim product. No circuit patent licenses are implied. Maxim reserves the right to change the circuitry and specifications without notice at any time.