## 4/3/2-Phase Synchronous Buck Controller with Power Saving Mode and PWM VID Interface

The NCP81174N is a general–purpose multi–phase synchronous buck controller. It combines differential voltage sensing, differential phase current sensing, and PWM VID interface to provide accurate regulated power for the computer or graphic controllers. It can receive power saving command (PSI) from processors and operates in single–phase diode emulation mode to obtain high efficiency in light load. Dual–edge current mode multiphase PWM modulation ensures a fast transient response with minimum possible capacitors.

#### **Features**

- Output Voltage up to 2.0 V with PWM VID Interface
- Support 1.8 V VID Interface
- Remote Differential Output Voltage Sense
- Differential Current Sense for Each Phase
- 200 kHz 1000 kHz Switching Frequency
- PWMVID Frequency up to 5 MHz
- Power Saving Interface (PSI)
- Power Good Output
- Thermally Compensated Current Monitoring
- Over Current Protection
- Fast Transient Response
- Latched OVP and UVP Protections
- QFN-32, 5 x 5 mm, 0.5 mm Pitch Package
- This is a Pb-Free Device

#### **Typical Applications**

- GPU and CPU Power
- Graphics Card Applications



#### ON Semiconductor®

www.onsemi.com



QFN32 MN SUFFIX CASE 488AM

#### **MARKING DIAGRAM**

0 81174N AWLYYWW=

A = Assembly Location

WL = Wafer Lot

YY = Year

WW = Work Week

= Pb–Free Package

(Note: Microdot may be in either location)

#### **ORDERING INFORMATION**

| Device         | Package            | Shipping <sup>†</sup> |
|----------------|--------------------|-----------------------|
| NCP81174NMNTXG | QFN32<br>(Pb-Free) | 2500 / Tape &<br>Reel |

†For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D.



Figure 1. Pinout



Figure 2. Typical Four Phase Application Circuit with PWM-VID Interface



Figure 3. Functional Block Diagram

## **PIN DESCRIPTION**

| Pin | Name    | Description                                                                                                                          |
|-----|---------|--------------------------------------------------------------------------------------------------------------------------------------|
| 1   | VIDBUF  | VID PWM pulse output from an internal buffer.                                                                                        |
| 2   | VID     | Voltage ID from processor.                                                                                                           |
| 3   | VR_RDY  | Power good indicator.                                                                                                                |
| 4   | EN      | Chip enable.                                                                                                                         |
| 5   | PSI     | Power saving control. Three levels.                                                                                                  |
| 6   | VINMON  | Light input power rail monitor. It is a divided down voltage from the input power rail, should be kept to less than 4 V at all time. |
| 7   | ROSC    | A resistance from this pin to ground programs the oscillator frequency.                                                              |
| 8   | ILIM    | Over current shutdown threshold setting.                                                                                             |
| 9   | VSP     | Non-inverting input to the internal differential remote sense amplifier.                                                             |
| 10  | VSN     | Inverting input to the internal differential remote sense amplifier.                                                                 |
| 11  | DIFFOUT | Output of the differential remote voltage sense amplifier.                                                                           |
| 12  | COMP    | Output of the compensation amplifier.                                                                                                |
| 13  | VFB     | Inverting input of the compensation error amplifier                                                                                  |
| 14  | VDRP    | Voltage signal proportional to the total current.                                                                                    |
| 15  | VDFB    | Current summing amplifier inverting input                                                                                            |
| 16  | CSSUM   | Current summing output signal                                                                                                        |
| 17  | CS1N    | Inverting input to current sense amplifier, phase 1.                                                                                 |
| 18  | CS1     | Non-inverting input to current sense amplifier, phase 1.                                                                             |
| 19  | CS2N    | Inverting input to current sense amplifier, phase 2.                                                                                 |
| 20  | CS2     | Non-inverting input to current sense amplifier, phase 2.                                                                             |
| 21  | CS3N    | Inverting input to current sense amplifier, phase 3.                                                                                 |
| 22  | CS3     | Non-inverting input to current sense amplifier, phase 3.                                                                             |
| 23  | CS4N    | Inverting input to current sense amplifier, phase 4.                                                                                 |
| 24  | CS4     | Non-inverting input to current sense amplifier, phase 4.                                                                             |
| 25  | G1      | Phase 1 PWM output, 3 levels.                                                                                                        |
| 26  | G2      | Phase 2 PWM output, 3 levels.                                                                                                        |
| 27  | G3      | Phase 3 PWM output, 3 levels.                                                                                                        |
| 28  | G4      | Phase 4 PWM output, 3 levels.                                                                                                        |
| 29  | DRVON   | Gate driver enable.                                                                                                                  |
| 30  | VCC     | 5 V power supply for the chip.                                                                                                       |
| 31  | VREF    | 2.0 V output reference voltage. A 10 nF ceramic capacitor is recommended to connect this pin to ground.                              |
| 32  | REFIN   | Reference voltage input for output voltage regulation.                                                                               |
| 33  | FLAG    | Thermal pad and analog ground, connected to system ground.                                                                           |

## **MAXIMUM RATINGS**

## **ELECTRICAL INFORMATION**

| Pin Symbol     | V <sub>MAX</sub> | V <sub>MIN</sub> | I <sub>SOURCE</sub> | I <sub>SINK</sub> |
|----------------|------------------|------------------|---------------------|-------------------|
| COMP           | 5.5 V            | -0.3 V           | 10 mA               | 10 mA             |
| $V_{DRP}$      | 5.5 V            | -0.3 V           | 5 mA                | 5 mA              |
| VSP            | 5.5 V            | GND – 300 mV     | 1 mA                | 1 mA              |
| VSN            | GND + 300 mV     | GND – 300 mV     | 1 mA                | 1 mA              |
| DIFFOUT        | 5.5 V            | -0.3 V           | 20 mA               | 20 mA             |
| VR_RDY         | 5.5 V            | -0.3 V           | N/A                 | 20 mA             |
| VCC            | 7.0 V            | -0.3 V           | N/A                 | 10 mA             |
| ROSC           | 5.5 V            | -0.3 V           | 1 mA                | N/A               |
| All Other Pins | 5.5 V            | -0.3 V           |                     |                   |

<sup>\*</sup>All signals referenced to AGND unless otherwise noted.

#### THERMAL INFORMATION

| Rating                                       | Symbol           | Value       | Unit |
|----------------------------------------------|------------------|-------------|------|
| Thermal Characteristic, QFN Package (Note 1) | $R_{	heta JA}$   | 48.5        | °C/W |
| Junction Temperature Range (Note 2)          | T <sub>J</sub>   | -40 to 125  | °C   |
| Operating Ambient Temperature Range          | T <sub>A</sub>   | 0 to 100    | °C   |
| Maximum Storage Temperature Range            | T <sub>STG</sub> | -55 to +150 | °C   |
| Moisture Sensitivity Level, QFN Package      | MSL              | 1           |      |

Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected.

\*The maximum package power dissipation must be observed.

1. JESD 51–5 (1S2P Direct–Attach Method) with 0 LFM.

2. JESD 51–7 (1S2P Direct–Attach Method) with 0 LFM.

**ELECTRICAL CHARACTERISTICS** ( $V_{VCC} = 5 \text{ V}$ ,  $V_{REFIN} = 1.0 \text{ V}$ ,  $V_{PSI} = 3.3 \text{ V}$ , typical values are referenced to  $T_A$  from  $0^{\circ}C$  to  $100^{\circ}C$ . unless other noted.)

| Characteristics                                          | Test Conditions                              | Symbol            | Min  | Тур   | Max  | Unit |
|----------------------------------------------------------|----------------------------------------------|-------------------|------|-------|------|------|
| SUPPLY CURRENT                                           |                                              |                   |      |       |      |      |
| VCC Shutdown Current                                     | EN < 0.95 V                                  | I <sub>SHUT</sub> |      | 1.5   | 2.5  | mA   |
| VCC UVLO Rising                                          |                                              |                   |      | 4.25  | 4.4  | V    |
| VCC UVLO Falling                                         |                                              |                   | 4.0  | 4.10  |      | V    |
| SWITCHING FREQUENCY                                      |                                              |                   |      |       |      |      |
| PS0 Switching Frequency Range                            |                                              | F <sub>sw</sub>   | 200  |       | 1000 | kHz  |
| Switching Frequency Accuracy                             |                                              |                   |      |       | 10   | %    |
| ROSC Output Voltage                                      |                                              |                   |      | 2.0   | 2.05 | V    |
| VOLTAGE REFERENCE                                        |                                              |                   |      |       | -    |      |
| VREF Reference Voltage                                   | I <sub>REF</sub> = 1 mA                      | V <sub>VREF</sub> | 1.98 | 2.0   | 2.02 | V    |
| PWM MODULATION                                           |                                              |                   |      | •     |      | •    |
| Minimum On Time (Note 3)                                 | Fsw = 800 kHz                                |                   | _    | 30    | _    | ns   |
| 0% Duty Cycle                                            | COMP voltage when the PWM outputs remain HI  |                   | -    | 1.3   | -    | V    |
| 100% Duty Cycle                                          | COMP voltage when the PWM outputs remain HI  |                   | _    | 2.3   | -    | V    |
| PWM Phase Angle Error                                    | Between adjacent phases                      |                   | -15  |       | 15   | 0    |
| VOLTAGE ERROR AMPLIFIER                                  |                                              |                   |      |       | •    |      |
| Open-Loop DC Gain (Note 3)                               |                                              |                   |      | 100   |      | dB   |
| Unity Gain Bandwidth (Note 3)                            |                                              |                   |      | 10    |      | MHz  |
| Slew Rate (Note 3)                                       |                                              |                   |      | 5     |      | V/μs |
| COMP Voltage Swing                                       | I <sub>COMP</sub> (source) = 2 mA            |                   | 3.5  | -     | _    | V    |
|                                                          | I <sub>COMP</sub> (sink) = 0.2 mA            |                   | _    | -     | 50   | mV   |
| Non-inverting Voltage Range (Note 3)                     |                                              |                   | 0    | 1.3   | 3    | V    |
| Input Bias Current                                       |                                              |                   | -50  | 0     | 50   | nA   |
| Input Offset Voltage (Note 3)                            | VSP = VSN = 1.0 V                            |                   | -1.0 |       | 1.0  | mV   |
| CURRENT-SENSE AMPLIFIER                                  |                                              |                   |      |       | -    |      |
| Input Bias Current                                       | CSx = CSxN = 1.0 V                           |                   | -200 | 0     | 200  | nA   |
| Input Offset Voltage (Note 3)                            |                                              |                   | -1.0 |       | 1.0  | mV   |
| Common Mode Input Range (Note 3)                         |                                              |                   | -0.3 |       | 2.0  | V    |
| Differential Mode Input Range                            |                                              |                   | -120 |       | 120  | mV   |
| Closed–Loop DC Gain (Note 3)                             | 0 V < CSx - CSxN < 0.1 V                     |                   | 5.7  | 6.0   | 6.3  | V/V  |
| -3 dB Gain Bandwidth (Note 3)                            |                                              |                   |      | 10    |      | MHz  |
| Current Sharing Offset                                   |                                              |                   | -2.5 | -     | 2.5  | mV   |
| CURRENT SUMMING AMPLIFIER                                |                                              |                   |      |       |      |      |
| Current Sense Input to CSSUM DC Gain                     | -60 mV < CSx - CSxN < 60 mV                  |                   |      | -3.93 |      | V/V  |
| Current Sense Input to CSSUM –3 dB<br>Bandwidth (Note 3) | CL = 10 pF to GND, RL = 10 k $\Omega$ to GND |                   |      | 4     |      | MHz  |
| CSSUM Output Slew Rate (Note 3)                          |                                              |                   | 1    | 4     |      | V/μs |

<sup>3.</sup> Guaranteed by design, may not be tested.

**ELECTRICAL CHARACTERISTICS** ( $V_{VCC} = 5 \text{ V}$ ,  $V_{REFIN} = 1.0 \text{ V}$ ,  $V_{PSI} = 3.3 \text{ V}$ , typical values are referenced to  $T_A$  from  $0^{\circ}C$  to  $100^{\circ}C$ . unless other noted.)

| Characteristics                          | Test Conditions                                          | Symbol | Min  | Тур          | Max   | Unit |
|------------------------------------------|----------------------------------------------------------|--------|------|--------------|-------|------|
| CURRENT SUMMING AMPLIFIER                |                                                          |        |      |              |       |      |
| CSSUM Summing Amp Output Offset (Note 3) |                                                          |        | -15  | 0            | 15    | mV   |
| Maximum CSSUM Output Voltage             |                                                          |        | 3.0  |              |       | V    |
| Minimum CSSUM Output Voltage             |                                                          |        |      |              | 0.3   | V    |
| Output Source Current (Note 3)           |                                                          |        | 1    | _            | -     | mA   |
| Output Sink Current (Note 3)             |                                                          |        | 1    | _            | -     | mA   |
| DROOP AMPLIFIER VDRP                     |                                                          |        |      |              |       |      |
| Input Bias Current (Note 3)              |                                                          |        | -200 |              | 200   | nA   |
| Input Offset Voltage (Note 3)            | VSP = VSN = 1.1 V                                        |        | -4.0 |              | 4.0   | mV   |
| Open Loop DC Gain (Note 3)               | CL = 20 pF to GND including ESD RL = 1 k $\Omega$ to GND |        | -    | 100          |       | dB   |
| Open Loop Unity Gain Bandwidth (Note 3)  | CL = 20 pF to GND including ESD RL = 1 $k\Omega$ to GND  |        | -    | 10           | -     | MHz  |
| Maximum Output Voltage                   | I <sub>SOURCE</sub> = 4.0 mA                             |        | 3    | -            | -     | V    |
| Minimum Output Voltage                   | I <sub>SINK</sub> = 1.0 mA                               |        | -    | -            | 1     | V    |
| Output source current (Note 3)           | Vout = 3.0 V                                             |        | 4    | _            | -     | mA   |
| Output sink current (Note 3)             | Vout = 1.0 V                                             |        | 1    | -            | -     | mA   |
| REMOTE VOLTAGE DIFFERENTIAL S            | ENSE AMPLIFIER                                           |        |      |              |       |      |
| Input Bias Current (Note 3)              | VSN = 0 V                                                |        |      | 30           |       | μΑ   |
| VSP Input Pull down Resistance           | DRVON = low<br>DRVON = high                              |        |      | 1.5<br>17    |       | kΩ   |
| VSP Input Bias Voltage (Note 3)          | DRVON = low<br>DRVON = high                              |        |      | 0.09<br>0.66 |       | V    |
| Input Voltage Range (Note 3)             |                                                          |        | -0.3 | _            | 3.0   | V    |
| 3 dB Bandwidth (Note 3)                  | CL = 80 pF to GND,<br>RL = 10 k $\Omega$ to GND          |        | -    | 10           | -     | MHz  |
| Closed Loop DC gain                      | VSP -VSN = 0.5 to 1.3 V                                  |        | 0.98 | 1.0          | 1.025 | V/V  |
| Maximum Output Voltage                   | I <sub>SOURCE</sub> = 2 mA                               |        | 3.0  | _            | -     | V    |
| Minimum Output Voltage                   | I <sub>SINK</sub> = 2 mA                                 |        | -    | _            | 0.5   | V    |
| Output source current (Note 3)           | Vout = 3 V                                               |        | 2.0  | _            | -     | mA   |
| Output sink current (Note 3)             | Vout = 0.5 V                                             |        | 2.0  | _            | _     | mA   |
| DRVON                                    |                                                          |        |      |              |       |      |
| Output High Voltage                      | Sourcing 500 μA                                          |        | 3.0  | _            | -     | V    |
| Output Low Voltage                       | Sinking 500 μA                                           |        | -    | _            | 0.7   | V    |
| Rise Time                                | CL (PCB) = 20 pF,<br>ΔVo = 10% to 90%                    |        | -    | 20           | -     | ns   |
| Fall Time                                | CL (PCB) = 20 pF,<br>ΔVo = 10% to 90%                    |        | -    | 20           | -     | ns   |
| ENABLE                                   |                                                          |        |      |              |       |      |
| Enable Threshold                         | EN rising                                                |        | -    | 1.1          | 1.15  | V    |
|                                          | EN falling                                               |        | 0.95 | 1.0          |       |      |

<sup>3.</sup> Guaranteed by design, may not be tested.

**ELECTRICAL CHARACTERISTICS** ( $V_{VCC} = 5 \text{ V}$ ,  $V_{REFIN} = 1.0 \text{ V}$ ,  $V_{PSI} = 3.3 \text{ V}$ , typical values are referenced to  $T_A$  from  $0^{\circ}C$  to  $100^{\circ}C$ . unless other noted.)

| Characteristics                                             | Test Conditions                                                 | Symbol | Min  | Тур        | Max  | Unit  |
|-------------------------------------------------------------|-----------------------------------------------------------------|--------|------|------------|------|-------|
| ENABLE                                                      |                                                                 |        |      |            |      |       |
| EN Input Bias Current                                       | External 1k pull-up to 3.3 V                                    |        | -    | -          | 1.0  | μΑ    |
| POWER SAVE INPUT                                            |                                                                 |        |      |            |      |       |
| PSI High Threshold (1.8 V input logic),<br>Refer to Table 1 | Rising<br>Falling                                               |        | 1.05 | 1.4<br>1.2 | 1.55 | V     |
| PSI Low Threshold                                           | Rising<br>Falling                                               |        | 0.5  | 0.8<br>0.6 | 0.95 | V     |
| PSI Input Bias Current (Note 3)                             |                                                                 |        | -    | -          | 1.0  | μΑ    |
| PWM OUTPUTS                                                 |                                                                 |        |      |            |      |       |
| Output High Voltage                                         | Sourcing 500 μA                                                 |        | 3.0  | _          | _    | V     |
| Mid Output Voltage                                          |                                                                 |        | 1.4  | 1.5        | 1.6  | V     |
| Output Low Voltage                                          | Sinking 500 μA                                                  |        | -    | -          | 0.7  | V     |
| Rise Time                                                   | CL (PCB) = 50 pF,<br>ΔVo = 10% to 90%                           |        | -    | 10         | 15   | ns    |
| Fall Time                                                   | CL (PCB) = 50 pF,<br>ΔVo = 10% to 90%                           |        | -    | 10         | 15   | ns    |
| 4/3/2 PHASE DETECTION                                       |                                                                 | •      | 1    | •          |      | •     |
| Gate Pin Source Current                                     |                                                                 |        | _    | 80         | _    | μΑ    |
| Gate Pin Threshold Voltage                                  |                                                                 |        | 210  | 240        | 265  | mV    |
| Phase Detect Timer                                          |                                                                 |        | -    | 20         | 27   | μS    |
| VR_RDY – STARTUP                                            |                                                                 | •      |      | •          | •    | •     |
| Vout Startup Delay                                          | Measured from EN to Vout Start up from 0 V                      |        |      | 1.3        |      | ms    |
| VR_RDY Startup Delay                                        | Measured from EN to VR_RDY assertion, V <sub>BOOT</sub> = 0.9 V |        |      | 1.9        |      | ms    |
| VR_RDY Shutdown Delay                                       | Measured from EN to VR_RDY de-assertion                         |        |      | 200        | 350  | ns    |
| VR_RDY Low Voltage                                          | I <sub>VR_RDY</sub> = 10 mA (sink)                              |        | -    | -          | 0.4  | V     |
| VR_RDY Leakage Current                                      | VR_RDY = 5 V                                                    |        | -    | -          | 0.2  | μΑ    |
| PROTECTION – OCP, OVP, UVP                                  |                                                                 |        | •    |            |      |       |
| Current Limit ILIM to VDRP Gain                             |                                                                 |        | 0.95 | 1.0        | 1.05 | V/V   |
| Current Limit ILIM to VDRP Gain in PSI                      |                                                                 |        |      | 0.25       |      | V/V   |
| Current Limit ILIM Input Range                              |                                                                 |        | 0    |            | 2.0  | V     |
| Under Voltage Protection (UVP)<br>Threshold                 | Relative to REFIN Voltage                                       |        |      | 50%        |      | REFIN |
| Under Voltage Protection (UVP) Delay                        |                                                                 |        |      | 5          |      | μs    |
| Over Voltage Protection (OVP) Threshold                     | Relative to REFIN Voltage                                       |        |      | 150%       |      | REFIN |
| Over Voltage Protection (OVP) Threshold Clamping Voltage    |                                                                 |        |      | 2          |      | V     |
| Over Voltage Protection (OVP) Delay                         |                                                                 |        |      | 5          |      | μS    |
| VINMON                                                      | •                                                               | •      | •    | •          | •    | •     |
| VINMON Rising                                               |                                                                 |        |      | 0.94       | 1    | V     |
|                                                             | d in the Floatrical Characteristics for th                      | •      |      |            |      |       |

<sup>3.</sup> Guaranteed by design, may not be tested.

**ELECTRICAL CHARACTERISTICS** ( $V_{VCC} = 5 \text{ V}$ ,  $V_{REFIN} = 1.0 \text{ V}$ ,  $V_{PSI} = 3.3 \text{ V}$ , typical values are referenced to  $T_A$  from  $0^{\circ}C$  to  $100^{\circ}C$ . unless other noted.)

| Characteristics                        | Test Conditions                     | Symbol          | Min  | Тур  | Max | Unit |
|----------------------------------------|-------------------------------------|-----------------|------|------|-----|------|
| VINMON                                 |                                     |                 |      |      |     |      |
| VINMON Falling                         |                                     |                 | 0.65 | 0.87 |     | V    |
| PWM-VID BUFFER                         |                                     |                 |      |      |     |      |
| Buffer Output Rise Time                |                                     | T <sub>r</sub>  |      | 3    |     | ns   |
| Buffer Output Fall Time                |                                     | T <sub>f</sub>  |      | 3    |     | ns   |
| Rising and Falling Edge Delay (Note 3) | $\Delta T =  T_r - T_f $            | ΔΤ              |      |      | 0.5 | ns   |
| Propagation Delay                      | $T_{pd} = T_{pHL} = T_{pLH}$        | T <sub>pd</sub> |      | 8    |     | ns   |
| Propagation Delay Error (Note 3)       | $\Delta T_{pd} = T_{pHL} - T_{pLH}$ | $\Delta T_{pd}$ |      |      | 0.5 | ns   |
| REFIN                                  |                                     |                 |      |      |     |      |
| REFIN Discharge Switch ON–Resistance   | I <sub>REFIN</sub> (sink) = 2 mA    |                 |      | 6    |     | Ω    |
| REFIN Discharge Time (Note 3)          | Measured from EN assertion          |                 |      | 100  |     | μS   |

<sup>3.</sup> Guaranteed by design, may not be tested.

#### **DETAILED DESCRIPTION**

#### General

The NCP81174N, a 4/3/2-phase synchronous buck controller with PWM VID interface in a QFN-32 package, provides a compact-footprint power management solution for new generation computing and graphic processors. It receives power saving input (PSI) from processors and operates in 1-phase forced PWM or diode emulation mode to obtain high efficiency in light-load conditions. It can either receive PWMVID from the processor to achieve dynamic voltage control or locally set the reference from an internal precise 2 V regulator. Operating in high switching frequency up to 1 MHz allows employing small size

inductor and capacitors. Introduction of dual-edge current mode multi-phase control results in fast transient response and good dynamic current balance.

#### **Power Operation Modes**

The NCP81174N has 3 power operation modes corresponding to PSI levels as shown in Table 1. The chip is compatible to different I/O systems. The configuration would follow Table 1, the ENABLE signal needs to be higher than 1.1 V only to turn on the chip. The operation mode can be changed on the fly.

Table 1. POWER SAVING INTERFACE (PSI) CONFIGURATIONS (1.8 V I/O, 2.5 V > EN > 1.1 V)

| PSI Level                          | Power Mode | Phase Configuration   |
|------------------------------------|------------|-----------------------|
| High (PSI ≥ 1.4 V)                 | PS0        | Full Phase, FCCM      |
| Intermediate (0.8 V < PSI < 1.4 V) | PS1        | 1-Phase, FCCM         |
| Low (PSI ≤ 0.8 V)                  | PS2        | 1-Phase, Auto CCM/DCM |

## **Remote Voltage Sense**

A true differential amplifier allows the NCP81174N to measure Vcore voltage feedback with respect to the Vcore ground reference point by connecting the Vcore reference point to VSP, and the Vcore ground reference point to VSN. This configuration keeps ground potential differences between the local controller ground and the Vcore ground reference point from affecting regulation of Vcore between Vcore and Vcore ground reference points. The remote sensing amplifier also subtracts the REFIN (DAC) voltage, thereby producing an unamplified output error voltage at the DIFFOUT pin. This output also has a 1.3 V bias voltage as the floating ground to allow both positive and negative error voltages.



Figure 4. Voltage Remote Sense

#### **Switching Frequency**

The Rosc pin provides a 2.0 V reference voltage. The resistor connected to this pin will sink current from the pin to ground. This current is internally mirrored into a capacitor to create an oscillator. The period is proportional to the resistance and the frequency is inversely proportional to the total resistance. The total resistance may be estimated by Equation 1. This equation is valid for the individual phase frequency in multi-phase mode PS0 and single phase mode PS1. In PS2, the frequency will be close to set frequency in CCM and scaled down with load current in DCM operation.

Rosc 
$$\approx 20947 \cdot F_{SW}^{-1.1262}$$
 (eq. 1)



Figure 5. ROSC vs. Frequency

#### **PWM VID**

The NCP81174N receives the PWMVID signal from the upstream controller for the Vcore regulation. The signal is decoded internally and passed to the VID buffer output (VIDBUF), where the duty cycle is converted to a corresponding signal between 0 V and 2 V. The VIDBUF high level is derived from a precise 2.0 V reference voltage. The VIDBUF signal is then filtered through the external low pass filter constructed by R\_REFADJ and C\_REFIN. The filtered output is connected to the REFIN pin. The REFIN is the voltage reference of the Vcore regulator. The output voltage maximum, minimum, and also boot voltage can be calculated with below equations.

$$\begin{split} V_{max} &= \text{Vref} \cdot \frac{\text{R\_VREF2}}{\text{R_{VREF2}} + \left(\text{R\_VREF1} \parallel \text{R\_REFADJ}\right)} \\ V_{min} &= \text{Vref} \cdot \frac{\text{R\_VREF1} \parallel \text{R\_REFADJ}}{\text{R\_VREF1} + \left(\text{R\_VREF1} \parallel \text{R\_REFADJ}\right)} \\ V_{boot} &= \frac{V_{max} + V_{min}}{2} \end{aligned} \tag{eq. 4}$$



Figure 6. PWM VID Interface

#### **Soft Start**

The NCP81174N has an internal controlled soft start function. The output starts to ramp up following a system reset period after the device is enabled. The device is able to start up smoothly under an output pre-biased condition without discharging the output before ramping up.

Before the output soft start begins, an internal switch will be turned on to discharge the external filter capacitor C\_REFIN connected to the REFIN pin to reset the DAC setting, the typical on resistance of the switch is around 6  $\Omega s$ . After the discharging, internal switch will be turned off to allow external C\_REFIN capacitor to recharge. After  $\sim 100~\mu s$  interval, the output voltage ramps up with a fixed slew rate.

The circuit can be set to start from either all the phases when the input power rails are all available or from phase 1 when only one input power rail is available by presetting the power mode from PSI pin (See Power Operation Modes).

## Thermal Compensation Amplifier with VDRP and VDFB Pins

Thermal compensation amplifier is an internal amplifier in the path of droop current feedback for additional adjustment of the gain of summing current and temperature compensation. The way thermal compensation is implemented separately ensures minimum interference to the voltage loop compensation network.

## PWM Comparators with Hysteresis and 3<sup>rd</sup> State of PWM Outputs

Four PWM comparators receive an error signal at their non–inverting input and one of the triangle waves at its inverting input. The output of each comparator generates the PWM outputs G1, G2, G3 and G4.

During the steady state operation, the duty cycle will center on the valley of the triangle waveform, with steady state duty cycle calculated by Vout/Vin. During a transient event, both high and low comparator output transitions shift phase to the points where the error signal intersects the down and up ramp of the triangle wave.

PWM signals vary between high and low in all phase operation or forced PWM mode. In power saving mode (PS2), PWM signals vary between high and mid level to allow diode emulation.

#### 2/3/4 Phase Operation

Besides 4–phase, the part can be configured to run in 2 or 3–phase mode. In 2–phase mode, phase 1 and 3 should be used to drive the external gate drivers, gate outputs G2 and G4 should be grounded. In 3–phase mode, gate output G4 should be grounded. The current sense inputs of the unused channels should be connected to the Vcore output.

## Differential Current Sense Amplifiers and Summing Amplifier

Four differential amplifiers are provided to sense the output current of each phase. The inputs of each current sense amplifier must be connected across the current sensing element of the phase controlled by the corresponding gate output (G1, G2, G3, or G4). If a phase is unused, the differential inputs to that phase's current sense amplifier must be shorted together and connected to the output.

A voltage is generated across the current sense element (such as an inductor or sense resistor) by the current flowing in that phase. The outputs of four current amplifiers are fed into a summing amplifier to have a summed—up output (CSSUM). Signal of CSSUM combines information of total current of all phases in operation. The gain from the total sense current input to CSSUM ( $A_{CSSUM}$ ) is ~3.93.

The output of the current sense amplifiers are used to control three functions. First, the output controls the adaptive voltage positioning, where the output voltage is actively controlled according to the output current. Second, the output signal is fed to the current limit circuit. This again is the summed current of all phases in operation. Finally, the individual phase current is connected to the PWM comparator. In this way current balance is accomplished.

#### Undervoltage Lockout (VCC UVLO) and VINMON

VCC is constantly monitored for undervoltage lockout (UVLO). Line input (VIN) is monitored for undervoltage lockout through VINMON pin by connecting an appropriate resistor divider from line input to the VINMON input. The setting of the resistor divider should make the VINMON voltage less than 4 V at all time. During power-up both VCC and VINMON will be monitored. Only after they exceed their individual UVLO thresholds, the full circuit will be activated and ready for soft start if the enable pin is also valid. Both UVLO comparators have hysteresis to avoid chattering. The second function of VINMON pin is to provide feed-forward input voltage information in PS2 mode, see Power Operation Mode section.

#### **Over Current Protection and Under Voltage Protection**

A programmable overcurrent function is incorporated within the IC. The inverting input of the comparator is connected to the ILIM pin. The voltage at this pin (0~2 V) sets the maximum output current the converter can produce. The VREF pin provides a convenient and accurate reference voltage from which a resistor divider can create the overcurrent setpoint voltage. Although not actually disabled, tying the ILIM pin directly to the VREF pin sets the limit above useful levels – effectively disabling overcurrent shutdown. The comparator non-inverting input is the summed current information from the current sense amplifier. The overcurrent event will set PWM low for the rest of the cycle when the current information exceeds the voltage at the ILIM pin. If the overcurrent continuously happens and the output will eventually hit the Under Voltage Protection (UVP) limit and it will be a latched event. The UVP limit is set to 50% below the REFIN voltage. The PWM outputs will stay at mid state until the V<sub>CC</sub> voltage is removed and re-applied, or the ENABLE input is brought low and then high.

#### **Over Voltage Protection**

An output voltage monitor is incorporated. During normal operation, if the output voltage is 50% over the REFIN, the VR\_RDY goes low, the DRVON signal remains high, and PWM outputs are set low. The limit will be clamped to 2 V if 50% over REFIN creates a voltage above the 2 V. The outputs will remain disabled until the  $V_{CC}$  voltage is removed and reapplied, or the ENABLE input is brought low and then high.

#### **DESIGN METHODOLOGY**

#### **Programming the Current Limit**

The VREF pin provides a 2.0 V reference voltage which is divided down with a resistor divider (RLIM1/RLIM2) and fed into the current limit pin ILIM. The current limit function is based on the total sensed current of all phases multiplied by a controlled gain (Acssum\*Adrp). DCR sensed inductor current is a function of the winding temperature. If not using thermal compensation, the best approach is to set the maximum current limit based on expected average maximum temperature of the inductor windings,

$$DCR_{Tmax} = DCR_{25^{\circ}} \cdot (1 + 0.00393 \cdot (T_{max} - 25))$$

For multiphase controller, the ripple current can be calculated as,

$$I_{PP} = \frac{\left(V_{in} - N \cdot V_{out}\right) \cdot V_{out}}{L \cdot F_{SW} \cdot V_{in}}$$
 (eq. 6)

Therefore calculate the current limit voltage as below,

$$V_{LIMIT} \cong A_{CSSUM} \cdot A_{DRP} \cdot DCR_{TMAX}$$

$$\cdot \left(I_{MIN\_OCP} \cdot + 0.5 \cdot I_{PP}\right)$$
(eq. 7)

$$\begin{split} V_{LIMIT} &\cong A_{CSSUM} \cdot A_{DRP} \cdot DCR_{TMAX} \\ &\cdot \left(I_{MIN\_OCP} \cdot + 0.5 \cdot \frac{\left(V_{in} - N \cdot V_{out}\right) \cdot V_{out}}{L \cdot F_{SW} \cdot V_{in}}\right) \end{split}$$

In Equation 7, A<sub>CSSUM</sub> and A<sub>DRP</sub> are the gain of current summing amplifier and droop amplifier.



Figure 7. ACSSUM and ADRP

As introduced before,  $V_{LIMIT}$  comes from a resistor divider connected to VREF, thus

$$V_{LIMIT} = 2 \text{ V} \cdot \frac{R_{LIM2}}{R_{LIM1} + R_{LIM2}} \cdot \text{COEpsi}$$
 (eq. 8)  
 $A_{COCUM} \simeq = -3.93$ 

$${\rm A_{DRP}} = - \frac{{\rm R_{NOR} \cdot \left( R_{ISO1} + R_{ISO2} + R_{T2} \right)} \cdot {\rm (eq.~9)}}{{\left( {\rm R_{NOR} + R_{ISO1} + R_{ISO2} + R_{T2}} \right) \cdot {\rm R_{SUM}}}}$$

RISO1 and RISO2 are in series with  $R_{T2}$ , the NTC temperature sense resistor placed near inductor. RSUM is the resistor connecting between pin VDFB and pin CSSUM. In PS0 mode, the current limit follows the Equation 10; In PS1 or PS2, the current limit calculation follows Equation 11, COEpsi is a coefficient for the current limiting related in power saving mode PS1, PS2. COEpsi value is one over the original phase count N. Refer to the PSI and phase shedding section for more details.

$$\begin{split} I_{\text{LIMIT}}(\text{normal}) &\cong \frac{\frac{2 \, \text{V} \cdot \text{R}_{\text{LIM2}}}{\text{R}_{\text{LIM1}} + \text{R}_{\text{LIM2}}}}{3.93 \cdot \frac{\text{R}_{\text{NOR}} \cdot \left( \text{R}_{\text{ISO1}} + \text{R}_{\text{ISO2}} + \text{R}_{\text{T2}} \right)}{\left( \text{R}_{\text{NOR}} + \text{R}_{\text{ISO1}} + \text{R}_{\text{ISO2}} + \text{R}_{\text{T2}} \right) \cdot \text{R}_{\text{SUM}}} \cdot \text{DCR}_{25^{\circ}} \cdot \left( 1 + 0.00393 \cdot \left( \text{T}_{\text{inductor}} - 25 \right) \right) & \text{(eq. 10)} \\ &- 0.5 \cdot \frac{\left( \text{V}_{\text{in}} - \text{N} \cdot \text{V}_{\text{out}} \right) \cdot \text{V}_{\text{out}}}{\text{L} \cdot \text{F}_{\text{SW}} \cdot \text{V}_{\text{in}}} & \frac{2 \, \text{V} \cdot \text{R}_{\text{LIM2}}}{\text{R}_{\text{LIM2}}} \cdot \text{COEpsi} \\ &I_{\text{LIMIT}}(\text{PSI}) \cong & \frac{2 \, \text{V} \cdot \text{R}_{\text{LIM2}}}{\left( \text{R}_{\text{NOR}} \cdot \left( \text{R}_{\text{ISO1}} + \text{R}_{\text{ISO2}} + \text{R}_{\text{T2}} \right) \cdot \text{R}_{\text{SUM}}} \cdot \text{DCR}_{25^{\circ}} \cdot \left( 1 + 0.00393 \cdot \left( \text{T}_{\text{inductor}} - 25 \right) \right) \\ &- 0.5 \cdot \frac{\left( \text{V}_{\text{in}} - \text{V}_{\text{out}} \right) \cdot \text{V}_{\text{out}}}{\text{L} \cdot \text{F}_{\text{SW}} \cdot \text{V}_{\text{in}}} & \text{(eq. 11)} \end{split}$$

N is the number of phases involved in the circuit.

#### **Inductor Current Sensing Compensation**

The NCP81174N uses the inductor current sensing method. An RC filter is selected to cancel out the impedance from inductor and recover the current information through the inductor's DCR. This is done by matching the RC time constant of the sensing filter to the L/DCR time constant.

The first cut approach is to use a 0.1  $\mu F$  capacitor for C and then solve for R.

$$R_{sense}(T) = \frac{L}{0.1 \cdot \mu F \cdot DCR_{25C} \cdot (1 + 0.00393 \cdot (T - 25))}$$

Because the inductor value is a function of load and inductor temperature final selection of R is best done experimentally on the bench by monitoring the VDRP pin and performing a step load test on the actual solution.

#### **Compensation and Output Filter Design**



Figure 8. System Average Model

A simple state average model shown in Figure 8 can be used to assist the system design and determine a stable solution.

The goal is to compensate the system such that the resulting gain generates constant output impedance from DC up to the frequency where the ceramic takes over holding the impedance below the target output impedance. By matching the following equations a good set of starting compensation values can be found for a typical mixed bulk and ceramic capacitor type output filter.

$$\frac{1}{2\pi \cdot \text{CF} \cdot \text{RF}} = \frac{1}{2\pi \cdot (\text{RBRD} + \text{ESRBulk}) \cdot \text{CBulk}}$$

$$\frac{1}{2\pi \cdot \text{CFB1} \cdot (\text{RFB1} + \text{RFB})} = \frac{1}{2\pi \cdot \text{CCer} \cdot (\text{RBRD} + \text{ESRBulk})}$$

#### **Droop Injection and Thermal Compensation**

The VDRP signal is generated by summing the sensed output currents for each phase. A droop amplifier is added to adjust the total gain to approximately eight. VDRP is externally summed into the feedback network by the resistor RDRP. This introduces an offset which is proportional to the output current thereby forcing a controlled, resistive output impedance.



Figure 9. Droop Injection and Thermal Compensation

RDRP determines the target output impedance by the basic equation:

$$\frac{V_{out}}{I_{out}} = Z_{out} = \frac{R_{FB} \cdot DCR \cdot A_{CCSUM} \cdot A_{DRP}}{R_{DRP}}$$
 (eq. 15)

$$R_{DRP} = \frac{R_{FB} \cdot DCR \cdot A_{CSSUM} \cdot A_{DRP}}{Z_{out}}$$
 (eq. 16)

The value of the inductor's DCR is a function of temperature according to Equation 17:

$$DCR(T) = DCR_{25C} \cdot (1 + 0.00393 \cdot (T - 25))$$
 (eq. 17)

Actual DCR increases by temperature. The system can be thermally compensated to cancel this effect to a great degree by adding an NTC in parallel with RNOR to reduce the droop gain as the temperature increases. The NTC device is nonlinear. Putting a resistor in series with the NTC helps make the device appear more linear with temperature. The series resistor is split and inserted on both sides of the NTC to reduce noise injection into the feedback loop. The recommended total value for RISO1 plus RISO2 is approximately  $1.0~\mathrm{k}\Omega$ .

The output impedance varies with inductor temperature by the equation:

$$Z_{out}(T) = \frac{R_{FB} \cdot DCR_{25C} \cdot (1 + 0.00393 \cdot (T - 25)) \cdot A_{CSSUM} \cdot A_{DRP}}{R_{DRP}}$$
 (eq. 18)

By including the NTC RT2 and the series isolation resistors the new equation becomes:

$$Z_{out}(T) = \frac{R_{FB} \cdot DCR_{25C} \cdot (1 + 0.00393 \cdot (T - 25)) \cdot A_{CSSUM} \cdot \frac{R_{NOR} \cdot (R_{ISO1} + R_{ISO2} + R_{T2})}{(R_{NOR} + R_{ISO1} + R_{ISO2} + R_{T2}) \cdot R_{SUM}}}{R_{DRP}}$$
 (eq. 19)

The typical equation of an NTC is based on a curve fit Equation 20:

$$\text{RT2(T)} \, = \, \text{RT2}_{25\text{C}} \, \cdot \, e^{\beta} \! \left[ \left( \frac{1}{273 \, + \, T} \right) - \left( \frac{1}{298} \right) \right] \, \, (\text{eq. 20})$$

Figure 10 shows an example of the comparison of the compensated output impedance and uncompensated output impedance varying with temperature.



Figure 10. Zout vs. Temperature (10 k $\Omega$  NTC with a  $\beta$  value of 3740)

## **SYSTEM TIMING DIAGRAM**



Figure 11. System Timing Diagram





#### **RECOMMENDED** SOLDERING FOOTPRINT\*



\*For additional information on our Pb-Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D.

# QFN32 5x5, 0.5P

**DATE 23 OCT 2013** 

#### NOTES:

- 1. DIMENSIONS AND TOLERANCING PER
- ASME Y14.5M, 1994.
  CONTROLLING DIMENSION: MILLIMETERS.
  DIMENSION & APPLIES TO PLATED
  TERMINAL AND IS MEASURED BETWEEN
- 0.15 AND 0.30MM FROM THE TERMINAL TIP.
  COPLANARITY APPLIES TO THE EXPOSED PAD AS WELL AS THE TERMINALS.

|     | MILLIMETERS |      |  |  |  |
|-----|-------------|------|--|--|--|
| DIM | MIN         | MAX  |  |  |  |
| Α   | 0.80        | 1.00 |  |  |  |
| A1  |             | 0.05 |  |  |  |
| А3  | 0.20        | REF  |  |  |  |
| b   | 0.18        | 0.30 |  |  |  |
| D   | 5.00        | BSC  |  |  |  |
| D2  | 2.95        | 3.25 |  |  |  |
| E   | 5.00        | BSC  |  |  |  |
| E2  | 2.95        | 3.25 |  |  |  |
| е   | 0.50        | BSC  |  |  |  |
| K   | 0.20        |      |  |  |  |
| L   | 0.30        | 0.50 |  |  |  |
| 11  |             | 0.15 |  |  |  |

#### **GENERIC MARKING DIAGRAM\***



XXXXX = Specific Device Code

= Assembly Location WL = Wafer Lot

= Year VV WW = Work Week = Pb-Free Package

(Note: Microdot may be in either loca-

\_tion) \*This information is generic. Please refer to device data sheet for actual part marking.

Pb-Free indicator, "G" or microdot " ■", may or may not be present.

| DOCUMENT NUMBER: | 98AON20032D    | Electronic versions are uncontrolled except when accessed directly from the Document Reposite<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. |             |  |
|------------------|----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|--|
| DESCRIPTION:     | QFN32 5x5 0.5P |                                                                                                                                                                                  | PAGE 1 OF 1 |  |

ON Semiconductor and un are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. ON Semiconductor does not convey any license under its patent rights nor the rights of others.

onsemi, Onsemi, and other names, marks, and brands are registered and/or common law trademarks of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries. onsemi owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of onsemi's product/patent coverage may be accessed at <a href="www.onsemi.com/site/pdf/Patent-Marking.pdf">www.onsemi.com/site/pdf/Patent-Marking.pdf</a>. Onsemi reserves the right to make changes at any time to any products or information herein, without notice. The information herein is provided "as-is" and onsemi makes no warranty, representation or guarantee regarding the accuracy of the information, product features, availability, functionality, or suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using onsemi products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by onsemi. "Typical" parameters which may be provided in onsemi data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. onsemi does not convey any license under any of its intellectual property rights nor the rights of others. onsemi products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA class 3 medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase

#### ADDITIONAL INFORMATION

TECHNICAL PUBLICATIONS:

 $\textbf{Technical Library:} \ \underline{www.onsemi.com/design/resources/technical-documentation}$ 

onsemi Website: www.onsemi.com

ONLINE SUPPORT: www.onsemi.com/support

For additional information, please contact your local Sales Representative at www.onsemi.com/support/sales