# onsemi

## Bluetooth<sup>®</sup> 5.2 Radio System-on-Chip (SoC)

## RSL10

#### Introduction

RSL10 is an ultra-low-power, highly flexible multi-protocol 2.4 GHz radio specifically designed for use in high-performance wearable and medical applications. With its Arm<sup>®</sup> Cortex<sup>®</sup>-M3 Processor and LPDSP32 DSP core, RSL10 supports Bluetooth Low Energy technology and 2.4 GHz proprietary protocol stacks, without sacrificing power consumption.

#### **Key Features**

- Rx Sensitivity (Bluetooth Low Energy Mode, 1 Mbps): -94 dBm
- Data Rate: 62.5 to 2000 kbps
- Transmitting Power: -17 to +6 dBm
- Peak Rx Current = 5.6 mA (1.25 V VBAT)
- Peak Rx Current = 3.0 mA (3 V VBAT)
- Peak Tx Current (0 dBm) = 8.9 mA (1.25 V VBAT)
- Peak Tx Current (0 dBm) = 4.6 mA (3 V VBAT)
- Bluetooth 5.2 Certified with LE 2–Mbit PHY (High Speed), as well as Backwards Compatibility and Support for Earlier Bluetooth Low Energy Specifications
- Arm Cortex-M3 Processor Clocked at up to 48 MHz
- LPDSP32 for Audio Codec
- Supply Voltage Range: 1.1 3.3 V
- Current Consumption (1.25 V VBAT):
  - Deep Sleep, IO Wake–up: 50 nA
  - Deep Sleep, 8 kB RAM Retention: 300 nA
  - Audio Streaming at 7 kHz Audio BW: 1.8 mA RX, 1.8 mA TX
- Current Consumption (3 V VBAT):
  - Deep Sleep, IO Wake-up: 25 nA
  - Deep Sleep, 8 kB RAM Retention: 100 nA
  - Audio Streaming at 7 kHz Audio BW: 0.9 mA RX, 0.9 mA TX
- 384 kB of Flash Memory
- Highly-integrated System-on-Chip (SoC)
- Supports FOTA (Firmware Over-The-Air) Updates





QFN48 CASE 485BA



#### **ORDERING INFORMATION**

| Device      | Package   | Shipping <sup>†</sup> |
|-------------|-----------|-----------------------|
| NCH-RSL10-  | WLCSP51   | 5000 /                |
| 101WC51-ABG | (Pb-Free) | Tape & Reel           |
| NCH-RSL10-  | QFN48     | 3000 /                |
| 101Q48-ABG  | (Pb–Free) | Tape & Reel           |

<sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specification Brochure, BRD8011/D.

1

#### FEATURES

- Arm Cortex-M3 Processor: A 32-bit core for real-time applications, specifically developed to enable high-performance low-cost platforms for a broad range of low-power applications.
- LPDSP32: A 32-bit Dual Harvard DSP core that efficiently supports audio codecs required for wireless audio communication. Various codecs are available to customers through libraries that are included in RSL10's development tools.
- **Radio Frequency Front–End:** Based on a 2.4 GHz RF transceiver, the RFFE implements the physical layer of the Bluetooth Low Energy technology standard and other proprietary or custom protocols.
- **Protocol Baseband Hardware:** Bluetooth 5.2 certified and includes support for a 2 Mbps RF link and custom protocol options. The RSL10 baseband stack is supplemented by support structures that enable implementation of **onsemi** and customer designed custom protocols.
- **Highly–Integrated SoC:** The dual–core architecture is complemented by high–efficiency power management units, oscillators, flash and RAM memories, a DMA controller, along with a full complement of peripherals and interfaces.
- **Deep Sleep Mode:** RSL10 can be put into a Deep Sleep Mode when no operations are required. Various Deep Sleep Mode configurations are available, including:
  - "IO wake-up" configuration. The power consumption in deep sleep mode is 50 nA (1.25 V VBAT).
  - Embedded 32 kHz oscillator running with interrupts from timer or external pin. The total current drain is 90 nA (1.25 V VBAT).
  - As above with 8 kB RAM data retention. The total current drain is 300 nA (1.25 V VBAT).
  - The DC-DC converter can be used in buck mode or LDO mode during Sleep Mode, depending on VBAT voltage.
- **Standby Mode:** Can be used to reduce the average power consumption for off-duty cycle operation, ranging typically from a few ms to a few hundreds of ms. The typical chip power consumption is 30 µA in Standby Mode.
- **Multi–Protocol Support:** Using the flexibility provided by LPDSP32, the Arm Cortex–M3 processor, and the RF front–end; proprietary protocols and other custom protocols are supported.

- Flexible Supply Voltage: RSL10 integrates highefficiency power regulators and has a VBAT range of 1.1 to 3.3 V. See Table 2. RECOMMENDED OPERATING CONDITIONS.
- **Highly Configurable Interfaces:** I<sup>2</sup>C, UART, two SPI interfaces, PCM interface, multiple GPIOs. It also supports a digital microphone interface (DMIC) and an output driver (OD).
- The Asynchronous Sample Rate Converter (ASRC) Block and Audio Sink Clock Blocks: Provides a means of synchronizing the audio sample rate between an audio source and an audio sink. The audio sink clock also provides a high accuracy mechanism to measure an input clock used for the RTC or protocol timing.
- Flexible Clocking Scheme: RSL10 must be clocked from the XTAL/PLL of the radio front-end at 48 MHz when transmitting or receiving RF traffic. When RSL10 is not transmitting/receiving RF traffic, it can run off the 48 MHz XTAL, the internal RC oscillators, the 32 kHz oscillator, or an external clock. A low frequency RTC clock at 32 kHz can also be used in Deep Sleep Mode. It can be sourced from either the internal XTAL, the RC oscillator, or a digital input pad.
- Diverse Memory Architecture: 76 kB of SRAM program memory (4 kB of which is PROM containing the chip boot–up program, and is thus unavailable to the user) and 88 kB of SRAM data memory are available. A total of 384 kB of flash is available to store the Bluetooth stack and other applications. The Arm Cortex–M3 processor can execute from SRAM and/or flash.
- Security: AES128 encryption hardware block for custom secure algorithms and code protection with authenticated debug port access (JTAG 'lock')
- Ultra-Low Power Consumption Application Examples:
  - <u>Audio Signal Streaming</u>: IDD = 1.8 mA @ VBAT 1.25 V in Rx Mode for receiving, decoding and sending an 7 kHz bandwidth audio signal to the SPI interface using a proprietary custom audio protocol from **onsemi**.
  - Low Duty Cycle Advertising: IDD 1.1 μA for advertising at all three channels at 5 second intervals
     @ VBAT 3 V, DCDC converter enabled.
- RoHS Compliant Device

#### **RSL10 INTERNAL BLOCK DIAGRAM**

The block diagram of the RSL10 chip is shown in Figure 1.





#### Table 1. ABSOLUTE MAXIMUM RATINGS

| Symbol    | Parameter                          | Min      | Max                    | Unit |
|-----------|------------------------------------|----------|------------------------|------|
| VBAT      | Power Supply Voltage               |          | 3.63                   | V    |
| VDDO      | I/O Supply Voltage (Note 1)        |          | 3.63                   | V    |
| VSSRF     | RF Front-end Ground                | -0.3     |                        | V    |
| VSSA      | Analog Ground                      | -0.3     |                        | V    |
| VSSD      | Digital Core and I/O Ground        | -0.3     |                        | V    |
| Vin       | Voltage at Any Input Pin           | VSSD-0.3 | VDDO + 0.3<br>(Note 2) | V    |
| T storage | Storage Temperature Range (Note 3) | -40      | 125                    | °C   |

Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected.

1. VDDO voltage must not be applied before VBAT voltage on cold start.

2. Up to a maximum of 3.63 V.

3. Applies after soldering to PCB.

#### Table 2. RECOMMENDED OPERATING CONDITIONS

| Description                    | Symbol       | Conditions                                | Min  | Тур  | Max | Unit |
|--------------------------------|--------------|-------------------------------------------|------|------|-----|------|
| Supply Voltage Operating Range | VBAT         | Input supply voltage on VBAT pin (Note 4) | 1.18 | 1.25 | 3.3 | V    |
| Functional Temperature Range   | T functional |                                           | -40  | -    | 85  | °C   |

Functional operation above the stresses listed in the Recommended Operating Ranges is not implied. Extended exposure to stresses beyond the Recommended Operating Ranges limits may affect device reliability.

4. In order to be able to use a VBAT Min of 1.1 V, the following reduced operating conditions should be observed:

- Maximum Tx power 0 dBm.

– SYSCLK ≤ 24 MHz.

Functional temperature range limited to 0–50°C

The following trimming parameters should be used:

– VCC = 1.10 V

– VDDC = 0.92 V

- VDDM = 1.05 V, will be limited by VCC at end of battery life

- VDDRF = 1.05 V, will be limited by VCC at end of battery life. VDDPA should be disabled

RSL10 should enter in end–of–battery–life operating mode if VCC falls below 1.03 V. VCC will remain above 1.03 V if VBAT  $\geq$  1.10 V under the restricted operating conditions described above.

#### Table 3. ELECTRICAL PERFORMANCE SPECIFICATIONS

Unless otherwise noted, the specifications mentioned in the table below are valid at  $25^{\circ}C$  for VBAT = VDDO = 1.25 V in LDO mode, or VBAT = VDDO = 3 V in DC-DC (buck) mode.

| Description                                                 | Symbol            | Conditions                                                                                                               | Min | Тур  | Max | Unit |
|-------------------------------------------------------------|-------------------|--------------------------------------------------------------------------------------------------------------------------|-----|------|-----|------|
| OVERALL                                                     | -                 |                                                                                                                          |     |      |     |      |
| Current consumption RX, $V_{BAT}$ = 1.25 V, low latency     | I <sub>VBAT</sub> | RX Mode, <b>onsemi</b> proprietary audio<br>streaming protocol at 7 kHz audio BW,<br>5.5 ms delay.                       |     | 1.8  |     | mA   |
| Current consumption TX, $V_{BAT}$ = 1.25 V, low latency     | I <sub>VBAT</sub> | TX Mode, <b>onsemi</b> proprietary audio<br>streaming protocol at 7 kHz audio BW,<br>5.5 ms delay. Transmit power: 0 dBm |     | 1.8  |     | mA   |
| Current consumption RX, $V_{BAT}$ = 1.25 V                  | I <sub>VBAT</sub> | RX Mode, <b>onsemi</b> proprietary audio<br>streaming protocol at 7 kHz audio BW,<br>37 ms delay.                        |     | 1.15 |     | mA   |
| Deep sleep current,<br>example 1, V <sub>BAT</sub> = 1.25 V | lds1              | Wake up from wake up pin or DIO wake up.                                                                                 |     | 50   |     | nA   |
| Deep sleep current,<br>example 2, V <sub>BAT</sub> = 1.25 V | lds2              | Embedded 32 kHz oscillator running with interrupts from timer or external pin.                                           |     | 90   |     | nA   |
| Deep sleep current,<br>example 3, V <sub>BAT</sub> = 1.25 V | lds3              | As Ids2 but with 8 kB RAM data retention.                                                                                |     | 300  |     | nA   |
| Standby Mode current,<br>V <sub>BAT</sub> = 1.25 V          | Istb              | Digital blocks and memories are not<br>clocked and are powered at a reduced<br>voltage.                                  |     | 30   |     | μΑ   |
| Current consumption RX, $V_{BAT} = 3 V$                     | I <sub>VBAT</sub> | RX Mode, <b>onsemi</b> proprietary audio<br>streaming protocol at 7 kHz audio BW,<br>5.5 ms delay.                       |     | 0.9  |     | mA   |
| Current consumption TX, $V_{BAT} = 3 V$                     | I <sub>VBAT</sub> | TX Mode, <b>onsemi</b> proprietary audio<br>streaming protocol at 7 kHz audio BW,<br>5.5 ms delay. Transmit power: 0 dBm |     | 0.9  |     | mA   |
| Deep sleep current,<br>example 1, V <sub>BAT</sub> = 3 V    | lds1              | Wake up from wake up pin or DIO wake up.                                                                                 |     | 25   |     | nA   |
| Deep sleep current,<br>example 2, V <sub>BAT</sub> = 3 V    | lds2              | Embedded 32 kHz oscillator running with interrupts from timer or external pin.                                           |     | 40   |     | nA   |
| Deep sleep current,<br>example 3, V <sub>BAT</sub> = 3 V    | lds3              | As Ids2 but with 8 kB RAM data retention.                                                                                |     | 100  |     | nA   |
| Standby Mode current,<br>V <sub>BAT</sub> = 3 V             | Istb              | Digital blocks and memories are not<br>clocked and are powered at a reduced<br>voltage.                                  |     | 17   |     | μΑ   |

| Description                                                               | Symbol                 | Conditions                                                                                           | Min  | Тур  | Max                     | Unit                |
|---------------------------------------------------------------------------|------------------------|------------------------------------------------------------------------------------------------------|------|------|-------------------------|---------------------|
| EEMBC ULPMark BENCHMARK,                                                  | CORE PROFILE           |                                                                                                      |      |      |                         |                     |
| ULPMark CP 3.0 V                                                          |                        | Arm Cortex–M3 processor running from<br>RAM, VBAT= 3.0 V, IAR C/C++<br>Compiler for ARM 8.20.1.14183 |      | 1090 |                         | ULP<br>Mark         |
| ULPMark CP 2.1 V                                                          |                        | Arm Cortex–M3 processor running from<br>RAM, VBAT= 2.1 V, IAR C/C++<br>Compiler for ARM 8.20.1.14183 |      | 1260 |                         | ULP<br>Mark         |
| EEMBC CoreMark BENCHMARK                                                  | for the Arm Cor        | tex-M3 Processor and the LPDSP32 DSF                                                                 | )    |      |                         |                     |
| Arm Cortex–M3 processor<br>running from RAM                               |                        | At 48 MHz SYSCLK. Using the IAR 8.10.1 C compiler, certified                                         |      | 159  |                         | Core<br>Mark        |
| LPDSP32 running from RAM                                                  |                        | At 48 MHz SYSCLK<br>Using the 2020.03 release of<br>the Synopsys LPDSP32 C compiler                  |      | 174  |                         | Core<br>Mark        |
| Arm Cortex–M3 processor and<br>LPDSP32 running from RAM,<br>VBAT = 1.25 V |                        | At 48 MHz SYSCLK                                                                                     |      | 123  |                         | Core<br>Mark/<br>mA |
| Arm Cortex–M3 processor and<br>LPDSP32 running from RAM,<br>VBAT = 3 V    |                        | At 48 MHz SYSCLK                                                                                     |      | 293  |                         | Core<br>Mark/<br>mA |
| Arm Cortex–M3 processor<br>running CoreMark from RAM,<br>VBAT = 1.25 V    |                        | At 48 MHz SYSCLK<br>(processor consumption only)                                                     |      | 29.1 |                         | μA/MHz              |
| Arm Cortex–M3 processor<br>running CoreMark from RAM,<br>VBAT = 3 V       |                        | At 48 MHz SYSCLK<br>(processor consumption only)                                                     |      | 12.3 |                         | μA/MHz              |
| Arm Cortex–M3 processor<br>running CoreMark from Flash,<br>VBAT = 1.25 V  |                        | At 48 MHz SYSCLK<br>(processor consumption only)                                                     |      | 34.3 |                         | μA/MHz              |
| Arm Cortex–M3 processor<br>running CoreMark from Flash,<br>VBAT = 3 V     |                        | At 48 MHz SYSCLK<br>(processor consumption only)                                                     |      | 14.6 |                         | μA/MHz              |
| LPDSP32 running CoreMark<br>from RAM, VBAT = 1.25 V                       |                        | At 48 MHz SYSCLK<br>(processor consumption only)                                                     |      | 19.5 |                         | μ <b>A/MH</b> z     |
| LPDSP32 running CoreMark<br>from RAM, VBAT = 3 V                          |                        | At 48 MHz SYSCLK<br>(processor consumption only)                                                     |      | 8.2  |                         | μ <b>A/MH</b> z     |
| INTERNALLY GENERATED VDDC                                                 | : Digital Block        | Supply Voltage                                                                                       |      |      |                         |                     |
| Supply voltage: operating range                                           | VDDC                   |                                                                                                      | 0.92 | 1.15 | 1.32<br>(Note 5)        | V                   |
| Supply voltage: trimming range                                            | VDDC <sub>RANGE</sub>  |                                                                                                      | 0.75 |      | 1.38                    | V                   |
| Supply voltage: trimming step                                             | VDDC <sub>STEP</sub>   |                                                                                                      |      | 10   |                         | mV                  |
| INTERNALLY GENERATED VDDM                                                 | I: Memories Su         | oply Voltage                                                                                         |      |      |                         |                     |
| Supply voltage: operating range                                           | VDDM                   |                                                                                                      | 1.05 | 1.15 | 1.32<br>(Note 6)        | V                   |
| Supply voltage: trimming range                                            | VDDM <sub>RANGE</sub>  |                                                                                                      | 0.75 |      | 1.38                    | V                   |
| Supply voltage: trimming step                                             | VDDM <sub>STEP</sub>   |                                                                                                      |      | 10   |                         | mV                  |
| INTERNALLY GENERATED VDDF                                                 | RF: Radio Front        | end supply voltage                                                                                   |      |      |                         |                     |
| Supply voltage: operating range                                           | VDDRF                  |                                                                                                      | 1.00 | 1.10 | 1.32 (Notes<br>7 and 8) | V                   |
| Supply voltage: trimming range                                            | VDDRF <sub>RANGE</sub> |                                                                                                      | 0.75 |      | 1.38                    | V                   |
| Supply voltage: trimming step                                             | VDDRF <sub>STEP</sub>  |                                                                                                      |      | 10   |                         | mV                  |

| Description                                 | Symbol                 | Conditions                                                                                | Min  | Тур  | Max  | Unit |
|---------------------------------------------|------------------------|-------------------------------------------------------------------------------------------|------|------|------|------|
| INTERNALLY GENERATED VDDF                   | PA: Optional Rad       | lio Power Amplifier Supply Voltage                                                        |      |      |      |      |
| Supply voltage: operating range             | VDDPA                  |                                                                                           | 1.05 | 1.3  | 1.68 | V    |
| Supply voltage: trimming range              | VDDPA <sub>RANGE</sub> |                                                                                           | 1.05 |      | 1.68 | V    |
| Supply voltage: trimming step               | VDDPA <sub>STEP</sub>  |                                                                                           |      | 10   |      | mV   |
| Supply voltage: trimming step               | DCDC <sub>STEP</sub>   |                                                                                           |      | 10   |      | mV   |
| VDDO PAD SUPPLY VOLTAGE: D                  | igital Level High      | n Voltage                                                                                 |      |      |      |      |
| Digital I/O supply                          | VDDO                   |                                                                                           | 1.1  | 1.25 | 3.3  | V    |
| INDUCTIVE BUCK DC-DC CONV                   | ERTER                  |                                                                                           |      |      |      |      |
| VBAT range when the DC-DC                   | DCDC                   |                                                                                           | 1.4  |      | 3.3  | V    |
| converter is active (Note 9)                | IN_RANGE               |                                                                                           |      |      |      |      |
| VBAT range when the LDO is                  | LDO                    |                                                                                           | 1.1  |      | 3.3  | V    |
| active                                      | IN_RANGE               |                                                                                           |      |      |      |      |
| Output voltage: trimming range              | DCDC<br>OUT RANGE      |                                                                                           | 1.1  | 1.2  | 1.32 | V    |
| Supply voltage: trimming step               | DCDC <sub>STEP</sub>   |                                                                                           |      | 10   |      | mV   |
| POWER-ON RESET                              | UTE                    |                                                                                           |      | 1 1  |      |      |
| POR voltage                                 | VBAT <sub>POR</sub>    |                                                                                           | 0.4  | 0.8  | 1.0  | V    |
| RADIO FRONT-END: General Sp                 |                        |                                                                                           |      | I    |      |      |
| RF input impedance                          | Z <sub>in</sub>        | Single ended                                                                              |      | 50   |      | Ω    |
| Input reflection coefficient                | S <sub>11</sub>        | All channels                                                                              |      |      | -8   | dB   |
| Data rate FSK / MSK / GFSK                  | R <sub>FSK</sub>       | OQPSK as MSK                                                                              | 62.5 | 1000 | 3000 | kbps |
| Data rate 4–FSK                             |                        |                                                                                           |      |      | 4000 | kbps |
| On-air data rate                            | bps                    | GFSK                                                                                      | 250  |      | 2000 | kbps |
| RADIO FRONT-END: Crystal and                | Clock Specifica        | ations                                                                                    |      |      |      |      |
| Xtal frequency                              | F <sub>XTAL</sub>      | Fundamental                                                                               |      | 48   |      | MHz  |
| Equiv. series Res.                          | ESR <sub>XTAL</sub>    | RSL10 has internal load capacitors,<br>additional external capacitors are not<br>required | 20   |      | 80   | Ω    |
| Differential equivalent load<br>capacitance | CL <sub>XTAL</sub>     | Internal load capacitors<br>(NO EXTERNAL LOAD CAPACITORS<br>REQUIRED)                     | 6    | 8    | 10   | pF   |
| Settling time                               |                        |                                                                                           |      | 0.5  | 1.5  | ms   |
| RADIO FRONT-END: Synthesize                 | r Specifications       |                                                                                           |      |      |      |      |
| Frequency range                             | F <sub>RF</sub>        | Supported carrier frequencies                                                             | 2360 |      | 2500 | MHz  |
| RX frequency step                           |                        | RX Mode frequency synthesizer resolution                                                  |      |      | 100  | Hz   |
| TX frequency step                           |                        | TX Mode frequency synthesizer resolution                                                  |      |      | 600  | Hz   |
| PLL Settling time, RX                       | t <sub>PLL_RX</sub>    | RX Mode                                                                                   |      | 15   | 25   | μs   |
| PLL Settling time, TX                       | t <sub>PLL_TX</sub>    | TX mode, BLE modulation                                                                   |      | 5    | 10   | μs   |

| Description                                                     | Symbol               | Conditions                                                                | Min  | Тур  | Max             | Unit |
|-----------------------------------------------------------------|----------------------|---------------------------------------------------------------------------|------|------|-----------------|------|
| RADIO FRONT-END: Receive Mo                                     | de Specificatio      | ns                                                                        |      |      |                 |      |
| Current consumption at 1 Mbps, $V_{BAT} = 1.25 V$               | IBAT <sub>RFRX</sub> | VDDRF = 1.1 V, 100% duty cycle                                            |      | 5.6  |                 | mA   |
| Current consumption at 2 Mbps, $V_{BAT}$ = 1.25 V               | IBAT <sub>RFRX</sub> | VDDRF = 1.1 V, 100% duty cycle                                            |      | 6.2  |                 | mA   |
| Current consumption at 1 Mbps,<br>V <sub>BAT</sub> = 3 V, DC–DC | IBAT <sub>RFRX</sub> | VDDRF = 1.1 V, 100% duty cycle                                            |      | 3.0  |                 | mA   |
| Current consumption at 2 Mbps,<br>V <sub>BAT</sub> = 3 V, DC–DC | IBAT <sub>RFRX</sub> | VDDRF = 1.1 V, 100% duty cycle                                            |      | 3.4  |                 | mA   |
| RX Sensitivity, 0.25 Mbps                                       |                      | 0.1% BER (Notes 10, 11)                                                   |      | -97  |                 | dBm  |
| RX Sensitivity, 0.5 Mbps                                        |                      | 0.1% BER (Notes 10, 11)                                                   |      | -96  |                 | dBm  |
| RX Sensitivity, 1 Mbps, BLE                                     |                      | 0.1% BER (Notes 10, 11) Single-ended on chip antenna match to 50 $\Omega$ |      | -94  |                 | dBm  |
| RX Sensitivity, 2 Mbps, BLE                                     |                      | 0.1% BER (Notes 10, 11)                                                   |      | -92  |                 | dBm  |
| RSSI effective range                                            |                      | Without AGC                                                               |      | 60   |                 | dB   |
| RSSI step size                                                  |                      |                                                                           |      | 2.4  |                 | dB   |
| RX AGC range                                                    |                      |                                                                           |      | 48   |                 | dB   |
| RX AGC step size                                                |                      | Programmable                                                              |      | 6    |                 | dB   |
| Max usable signal level                                         |                      | 0.1% BER                                                                  | 0    | 5    |                 | dBm  |
| RADIO FRONT-END: Transmit Mo                                    | ode Specificatio     | ons                                                                       |      |      |                 |      |
| Tx peak power consumption at<br>VBAT = 1.25 V (Note 13)         | IBAT <sub>RFTX</sub> | Tx power 0 dBm, VDDRF = 1.07 V,<br>VDDPA: off, LDO mode                   |      | 8.9  |                 | mA   |
|                                                                 |                      | Tx power 3 dBm, VDDRF = 1.1 V,<br>VDDPA = 1.26 V, LDO mode                |      | 17.4 |                 | mA   |
|                                                                 |                      | Tx power 6 dBm, VDDRF = 1.1 V,<br>VDDPA = 1.60 V, LDO mode                |      | 25   |                 | mA   |
| Tx peak power consumption at VBAT = 3 V (Note 13)               | IBAT <sub>RFTX</sub> | Tx power 0 dBm, VDDRF = 1.07 V,<br>VDDPA: off, DC–DC mode                 |      | 4.6  |                 | mA   |
|                                                                 |                      | Tx power 3 dBm, VDDRF = 1.1 V,<br>VDDPA = 1.26 V, DC-DC mode              |      | 8.6  |                 | mA   |
|                                                                 |                      | Tx power 6 dBm, VDDRF = 1.1 V,<br>VDDPA = 1.60 V, DC-DC mode              |      | 12   |                 | mA   |
| Transmit power range                                            |                      | BLE                                                                       | -17  |      | +6<br>(Note 12) | dBm  |
| Transmit power step size                                        |                      | Full band.                                                                |      | 1    |                 | dB   |
| Transmit power accuracy                                         |                      | Tx power 3 dBm. Full band. Relative to the typical value.                 | -1.5 |      | +1              | dB   |
|                                                                 |                      | Tx power 0 dBm. Full band. Relative to the typical value.                 | -1.5 |      | 1.5             | dB   |
| Power in 2 <sup>nd</sup> harmonic                               |                      | 0 dBm mode. 50 Ω for "Typ" value.<br>(Note 14)                            |      | -31  | -18             | dBm  |
| Power in 3 <sup>rd</sup> harmonic                               |                      | 0 dBm mode. 50 $\Omega$ for "Typ" value. (Note 14)                        |      | -40  | -31             | dBm  |
| Power in 4 <sup>th</sup> harmonic                               |                      | 0 dBm mode. 50 Ω for "Typ" value.<br>(Note 14)                            |      | -49  | -42             | dBrr |

| Description                      | Symbol               | Conditions                                                                                                       | Min            | Тур   | Max            | Unit                      |
|----------------------------------|----------------------|------------------------------------------------------------------------------------------------------------------|----------------|-------|----------------|---------------------------|
| ADC                              |                      |                                                                                                                  |                |       |                |                           |
| Resolution                       | ADC <sub>RES</sub>   |                                                                                                                  | 8              | 12    | 14             | bits                      |
| Input voltage range              | ADC <sub>RANGE</sub> |                                                                                                                  | 0              |       | 2              | V                         |
| INL                              | ADCINL               |                                                                                                                  | -2             |       | +2             | mV                        |
| DNL                              | ADC <sub>DNL</sub>   |                                                                                                                  | -1             |       | +1             | mV                        |
| Channel sampling frequency       | ADC <sub>CH_SF</sub> | For the 8 channels sequentially,<br>SLOWCLK = 1 MHz                                                              | 0.0195         |       | 6.25           | kHz                       |
| 32 kHz ON-CHIP RC OSCILLATO      | 3                    |                                                                                                                  |                |       |                |                           |
| Untrimmed Frequency              | Freq <sub>UNTR</sub> |                                                                                                                  | 20             | 32    | 50             | kHz                       |
| Trimming steps                   | Steps                |                                                                                                                  |                | 1.5   |                | %                         |
| 3 MHz ON-CHIP RC OSCILLATOR      | 1                    |                                                                                                                  |                |       |                |                           |
| Untrimmed Frequency              | Freq <sub>UNTR</sub> |                                                                                                                  | 2              | 3     | 5              | MHz                       |
| Trimming steps                   | Steps                |                                                                                                                  |                | 1.5   |                | %                         |
| Hi Speed mode                    | Fhi                  |                                                                                                                  |                | 10    |                | MHz                       |
| 32 kHz ON-CHIP CRYSTAL OSCI      | LATOR (Note 1        | 5)                                                                                                               | •              |       |                |                           |
| Output Frequency                 | Freq <sub>32k</sub>  | Depends on xtal parameters                                                                                       |                | 32768 |                | Hz                        |
| Startup time                     |                      |                                                                                                                  |                | 1     | 3              | S                         |
| Internal load trimming range     |                      | Steps of 0.4 pF                                                                                                  | 0              |       | 25.2           | pF                        |
| Load Capacitance                 |                      | No external load capacitors required.<br>Maximum external parasitic capacity<br>allowed (package, routing, etc.) |                |       | 3.5            | pF                        |
| ESR                              |                      |                                                                                                                  |                |       | 100            | kΩ                        |
| Duty Cycle                       |                      |                                                                                                                  | 40             | 50    | 60             | %                         |
| DC INPUT CHARACTERISTICS O       | THE DIGITAL          | PADS – With VDDO = 2.97 V – 3.3 V, nor                                                                           | ninal: 3.0 V   | Logic |                |                           |
| Voltage level for high input     | V <sub>IH</sub>      |                                                                                                                  | 2              |       | VDDO + 0.3     | V                         |
| Voltage level for low input      | V <sub>IL</sub>      |                                                                                                                  | VSSD -<br>0.3  |       | 0.8            | V                         |
| DC INPUT CHARACTERISTICS O       | THE DIGITAL          | PADS – With VDDO = 1.1 V – 1.32 V, nor                                                                           | ninal: 1.2 V   | Logic |                |                           |
| Voltage level for high input     | V <sub>IH</sub>      |                                                                                                                  | 0.65 *<br>VDDO |       | VDDO + 0.3     | V                         |
| Voltage level for low input      | V <sub>IL</sub>      |                                                                                                                  | VSSD -<br>0.3  |       | 0.35 *<br>VDDO | V                         |
| DC OUTPUT CHARACTERISTICS        | OF THE DIGITA        | AL PADS                                                                                                          |                |       |                |                           |
| Voltage level for high output    | V <sub>OH</sub>      | I <sub>OH</sub> = 2 mA to 12 mA                                                                                  | VDDO -<br>0.4  |       |                | V                         |
| Voltage level for low output     | V <sub>OL</sub>      | I <sub>OH</sub> = 2 mA to 12 mA                                                                                  |                |       | 0.4            | V                         |
| DIO DRIVE STRENGTH               |                      |                                                                                                                  |                |       |                |                           |
| DIO drive strength               | IDIO                 |                                                                                                                  | 2              | 12    | 12             | mA                        |
| FLASH SPECIFICATIONS             | •                    | •                                                                                                                | •              | -     | -              | -                         |
| Endurance of the 384 kB of flash |                      |                                                                                                                  | 100,000        |       |                | write/<br>erase<br>cycles |

#### Table 3. ELECTRICAL PERFORMANCE SPECIFICATIONS (continued)

Unless otherwise noted, the specifications mentioned in the table below are valid at 25°C for VBAT = VDDO = 1.25 V in LDO mode, or VBAT = VDDO = 3 V in DC-DC (buck) mode.

| Description                                                    | Symbol | Conditions | Min  | Тур | Max | Unit                      |
|----------------------------------------------------------------|--------|------------|------|-----|-----|---------------------------|
| FLASH SPECIFICATIONS                                           |        |            |      |     |     |                           |
| Endurance for sections NVR1,<br>NVR2, and NVR3 (6 kB in total) |        |            | 1000 |     |     | write/<br>erase<br>cycles |
| Retention                                                      |        |            | 25   |     |     | years                     |

Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions.

5. The maximum VDDC voltage cannot exceed the VBAT input voltage or the VCC output from the buck converter.

6. The maximum VDDM voltage cannot exceed the VBAT input voltage or the VCC output from the buck converter.

7. The maximum VDDRF voltage cannot exceed the VBAT input voltage or the VCC output from the buck converter.

8. The VDDRF calibrated targets are:

– 1.10 V (TX power > 0 dBm, with optimal RX sensitivity)

- 1.07 V (TX power = 0 dBm)
- 1.20 V (TX power = 2 dBm)

The VDDPA calibrated targets are:

– 1.30 V

- 1.26 V (TX power = 3 dBm, assumes VDDRF = 1.10 V)

- 1.60 V (TX power = 6 dBm, assumes VDDRF = 1.10 V)

9. The LDO can be used to regulate down from VBAT and generate VCC. For VBAT values higher than 1.5 V, the LDO is less efficient and it is possible to save power by activating the DC-DC converter to generate VCC.

10. Signal generated by RF tester.

11. 0.5 to 1.0 dB degradation in the RX sensitivity is present on the QFN package vs WLCSP. This is attributed to the presence of the metal slug of the QFN package which is in close proximity to on-chip inductors.

12. For optimal performance, charge pump frequency of 125 kHz should be avoided when VDDPA supply is enabled.

13. All values are based on evaluation board performance at the antenna connector, including the harmonic filter loss.

14. The values shown here are without RF filter. Harmonics need to be filtered with an external filter (See "RF Filter" on Table 6).

15. These specifications have been validated with the Epson Toyocom MC-306 crystal.

#### Table 4. VDDM TARGET TRIMMING VOLTAGE IN FUNCTION OF VDDO VOLTAGE

| VDDM Voltage (V) | DIO_PAD_CFG DRIVE | Maximum VDDO Voltage (V) |
|------------------|-------------------|--------------------------|
| 1.05             | 1                 | 2.7                      |
| 1.05             | 0                 | 3.2                      |
| 1.10             | 0                 | 3.3                      |

NOTE: These are trimming targets at room/ATE temperature 25~30°C.

#### Table 5. VDDC TARGET TRIMMING VOLTAGE IN FUNCTION OF SYSCLK FREQUENCY

| VDDC Voltage (V) | Maximum SYSCLK Frequency (MHz) | Restriction                                                                   |
|------------------|--------------------------------|-------------------------------------------------------------------------------|
| 0.92             | ≤24                            | The ADC will be functional in low frequency mode and between 0 and 85°C only. |
| 1.00             | ≤24                            | Fully functional                                                              |
| 1.05             | 48                             | Fully functional                                                              |

NOTE: These are trimming targets at room/ATE temperature 25~30°C.

#### Table 6. RECOMMENDED EXTERNAL COMPONENTS

| Components          | Function                           | Recommended typical value                                                                                            | Tolerance |
|---------------------|------------------------------------|----------------------------------------------------------------------------------------------------------------------|-----------|
| Cap (VBAT-VSSA)     | VBAT decoupling                    | 4.7 μF // 100 pF (Note 16)                                                                                           | ±20%      |
| Cap (VDDO-VSSD)     | VDDO decoupling                    | 1 μF                                                                                                                 | ±20%      |
| Cap (VDDRF-VSSRF)   | VDDRF decoupling                   | 2.2 μF                                                                                                               | ±20%      |
| Cap (VCC-VSSA)      | VCC decoupling                     | Low ESR 2.2 $\mu F$ (Note 17) or 4.7 $\mu F$                                                                         | ±20%      |
| Cap (VDDA-VSSA)     | VDDA decoupling                    | 1 µF                                                                                                                 | ±20%      |
| Cap (CAP0-CAP1)     | Pump capacitor for the charge pump | 1 μF                                                                                                                 | ±20%      |
| Inductor (DC–DC)    | DC-DC converter inductance         | Low ESR 2.2 $\mu H$ (See Table 7 below)                                                                              | ±20%      |
| Xtal_32 kHz         | Xtal for 32 kHz oscillator         | <ul> <li>MC – 306, Epson</li> <li>CM8V–T1A, Micro Crystal Switzerland</li> <li>WMRAG32K76CS1C00R0, Murata</li> </ul> |           |
| Xtal_48 MHz         | Xtal for 48 MHz oscillator         | 8Q-48.000MEEV-T, TXC Corporation, Taiwan<br>XRCTD48M000NXQ2ER0, Murata                                               |           |
| RF filter (Note 18) | External harmonic filter           | 1.5 pF / 3 nH / 1.5 pF / 1.8 nH                                                                                      | ±20%      |

NOTE: All capacitors used must have good RF performance.

16. The recommended decoupling capacitance uses 2 capacitors with the values specified.

17. Example: AMK105BJ225 P, Taiyo Yuden.

18. For improved harmonic performance in environments where RSL10 is operating in close proximity to smartphones or base stations, FBAR filters such as the Broadcom ACPF-7924 can be applied instead of the suggested discrete harmonic filter.

#### Table 7. RECOMMENDED DC-DC CONVERTER INDUCTANCE TABLE

| Manufacturer | Part Number   | Case Size                                  | Comments                                                                                                                                                                                                                                                         |
|--------------|---------------|--------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Taiyo Yuden  | CKP2012N_2R2  | 0805 SMD with<br>T <sub>max</sub> = 1.0 mm | A degradation of 1 dB in the RX sensitivity is expected in DC-DC mode<br>(Vbat = 3.3 V) versus LDO mode operation.                                                                                                                                               |
| Taiyo Yuden  | CBMF1608T2R2M | 0603 SMD with<br>T <sub>max</sub> = 1.0 mm | A degradation of <1 dB in RX sensitivity is expected in DC–DC mode<br>(Vbat = 3.3 V) versus LDO mode operation. Also, the current drawn from<br>the battery will be 4–10% higher than when the CKP2012N_2R2 is used<br>depending on operation mode and settings. |

NOTE: Values have been measured on the QFN version of the RSL10 development board.

#### **PCB Design Guidelines**

- 1. Decoupling capacitors should be placed as close to the related balls as possible.
- 2. Differential output signals should be routed as symmetrically as possible.
- 3. Analog input signals should be shielded as well as possible.
- 4. Pay close attention to the parasitic coupling capacitors.
- 5. Special care should be made for PCB design in order to obtain good RF performance.
- 6. Multi-layer PCB should be used with a keep-out area on the inner layers directly below the antenna matching circuitry in order to reduce the stray capacitances that influence RF performance.
- 7. All the supply voltages should be decoupled as close as possible to their respective pin with high performance RF capacitors. These supplies should be routed separately from each other and if possible on different layers with short lines on the PCB from the chip's pin to the supply source.
- 8. Digital signals shouldn't be routed close to the crystal or the power supply lines.
- 9. Proper DC-DC component placement and layout is critical to RX sensitivity performance in DC-DC mode.

#### Table 8. BUMP AND COATING SPECIFICATIONS

| Subject                        | Specification        |  |  |  |
|--------------------------------|----------------------|--|--|--|
| Bump metallization             | Sn 97.7%/Ag 2.3%     |  |  |  |
| Backside coating specification | Lintec Adwill LC2850 |  |  |  |
| Backside coating thickness     | 25 μm                |  |  |  |



Figure 2. RSL10 Application Diagram in Buck Mode



Figure 3. RSL10 Application Diagram in LDO Mode

| Pad Name   | Description                                      | Power<br>Domain | I/O | A/D | Pull | Pad #,<br>WLCSP | Pad #,<br>QFN48 |
|------------|--------------------------------------------------|-----------------|-----|-----|------|-----------------|-----------------|
| VBAT       | Battery input voltage                            | VBAT            | I   | Р   |      | K5,K7,K10       | 9               |
| VDC        | DC-DC output voltage to external LC filter       |                 | 0   | А   |      | J11             | 10              |
| VCC        | DC-DC filtered output                            |                 | I   | P/A |      | K11             | 12              |
| XTAL32_IN  | Xtal input pin for 32 kHz xtal                   |                 | I/O | А   |      | L10             | 14              |
| XTAL32_OUT | Xtal output pin for 32 kHz xtal                  |                 | I/O | А   |      | L11             | 13              |
| VSSA       | Analog ground                                    |                 | I/O | Р   |      | E10             | 8               |
| RES        | RESERVED                                         |                 | I   | D   | D    | F8              | 11              |
| VDDA       | Charge pump output for analog and flash supplies | VDDA            | I/O | P/A |      | F11             | 5               |
| VDDRF      | LDO's output for radio voltage supply            |                 | I/O | P/A |      | A11             | 48              |
| CAP0       | Pump capacitor connection                        |                 | 0   | А   |      | H11             | 7               |
| CAP1       | Pump capacitor connection                        |                 | 0   | А   |      | G10             | 6               |
| AOUT       | Analog test pin                                  |                 | 0   | А   |      | L6              | 4               |
| VDDRF_SW   | Supply pin for the RF                            | VDDRF_SW        |     | P/A |      | A9              | 47              |
| VDDSYN_SW  | Supply pin for the radio synthesizer             |                 |     | P/A |      | B8              | 45              |
| VSSRF      | RF analog ground                                 |                 | I/O | Р   |      | B9              | 46              |
| XTAL48_N   | Negative input for the 48 MHz xtal block         |                 | I/O | А   |      | A6              | 43              |
| XTAL48_P   | Positive input for the 48 MHz xtal block         |                 | I/O | А   |      | A8              | 44              |
| VDDPA      | Radio power amplifier voltage supply             | VDDPA           | I/O | P/A |      | C11             | 2               |
| VSSPA      | Radio power amplifier ground                     | ]               | I/O | Р   |      | D11             | 3               |
| RF         | RF signal input/output (Antenna)                 | RF              | I/O | А   |      | B11             | 1               |
| VPP        | Flash high voltage access                        | VPP             | I/O | А   |      | J6              | 17              |

#### Table 9. CHIP INTERFACE SPECIFICATIONS

| Pad Name | Description                                                   | Power<br>Domain | I/O | A/D | Pull | Pad #,<br>WLCSP | Pad #,<br>QFN48 |
|----------|---------------------------------------------------------------|-----------------|-----|-----|------|-----------------|-----------------|
| NRESET   | Reset pin                                                     | VDDO            | Ι   | D   | U1   | L9              | 16              |
| WAKEUP   | Wake-up pin for power modes                                   |                 | Ι   | А   |      | L8              | 15              |
| VDDC     | LDO output for Core logic voltage supply                      | -               | I/O | Р   |      | H6              | 19              |
| VDDM     | LDO output for memories voltage supply                        |                 | I/O | Р   |      | F4              | 21              |
| VDDO     | Digital I/O voltage supply                                    |                 | Ι   | Р   |      | B4              | 36              |
| VSSD     | Digital ground pad for I/O                                    |                 | I/O | Р   |      | F3, D6, F9      | 28, 35          |
| VSS (*)  | Substrate connection for the RF part                          |                 | I/O | Р   |      | B6              | 42              |
| EXTCLK   | External clock input                                          | -               | Ι   | D   | U    | F1              | 31              |
| DIO[0]   | Digital input output / ADC 0 / Wakeup 0 /<br>STANDBYCLK input |                 | I/O | A/D | U/D  | L4              | 18              |
| DIO[1]   | Digital input output / ADC 1 / Wakeup 1 / STANDBYCLK input    |                 | I/O | A/D | U/D  | L3              | 20              |
| DIO[2]   | Digital input output / ADC 2 / Wakeup 2 /<br>STANDBYCLK input | 1               | I/O | A/D | U/D  | L2              | 23              |
| DIO[3]   | Digital input output / ADC 3 / Wakeup 3 /<br>STANDBYCLK input | 1               | I/O | A/D | U/D  | L1              | 25              |
| DIO[4]   | Digital input output 4                                        | -               | I/O | D   | U/D  | K2              | 24              |
| DIO[5]   | Digital input output 5                                        |                 | I/O | D   | U/D  | K1              | 27              |
| DIO[6]   | Digital input output 6                                        |                 | I/O | D   | U/D  | J1              | 29              |
| DIO[7]   | Digital input output 7                                        | -               | I/O | D   | U/D  | H1              | 30              |
| DIO[8]   | Digital input output 8                                        | -               | I/O | D   | U/D  | G2              | 26              |
| DIO[9]   | Digital input output 9                                        |                 | I/O | D   | U/D  | E2              | 22              |
| DIO[10]  | Digital input output 10                                       | -               | I/O | D   | U/D  | D1              | 32              |
| DIO[11]  | Digital input output 11                                       |                 | I/O | D   | U/D  | B2              | 38              |
| DIO[12]  | Digital input output 12                                       |                 | I/O | D   | U/D  | A1              | 37              |
| DIO[13]  | Digital input output / CM3-JTAG Test Reset                    |                 | I/O | D   | U/D  | A2              | 39              |
| DIO[14]  | Digital input output / CM3-JTAG Test Data In                  |                 | I/O | D   | U/D  | A3              | 41              |
| DIO[15]  | Digital input output / CM3-JTAG Test Data Out                 |                 | I/O | D   | U/D  | A4              | 40              |
| JTCK     | CM3–JTAG Test Clock                                           |                 | I/O | D   | U    | C1              | 33              |
| JTMS     | CM3–JTAG Test Mode State                                      | 1               | I/O | D   | U    | B1              | 34              |

#### Table 9. CHIP INTERFACE SPECIFICATIONS (continued)

\*VSS should be connected to VSSRF at the PCB level.

NOTE: It is recommended that the QFN package metal slug be left open/floating for optimal Rx sensitivity performance.

#### Legend:

Type: A = analog; D = digital; I = input; O = output; P = power

Pull: U = pull up; D = pull down

Pull up: selectable between 10 k $\Omega$  and 250 k $\Omega.$  U1 = pull up, 200 k $\Omega$ 

Pull down: 250 k $\Omega$ 

Pull resistor tolerance of  $\pm 15\%$ .

All digital pads have a Schmitt trigger input.

All DIO pads have a programmable I<sup>2</sup>C low pass filter. All DIOs can be configured to no pull.

#### **ARCHITECTURE OVERVIEW**

The architecture of the RSL10 chip is shown in Figure 4.



Figure 4. RSL10 Architecture

#### **Power Management Unit**

The RSL10 power management unit allows for operation across wide temperature and voltages ranges at low power consumption and monitors the battery voltage to ensure reliable operation. If the battery voltage dips below the POWER–ON RESET (POR) voltage, a POR is asserted to the system. This also prevents possible damage to RSL10 when the battery is inserted or removed.

RSL10 allows the use of either the DC–DC converter for a better efficiency when the battery voltage is higher than 1.4 V or the internal LDO when VBAT is lower than 1.4 V. The output of the DC–DC converter or the LDO regulator is used to supply other voltage regulator blocks of RSL10. These blocks are:

- A programmable voltage regulator to supply the digital cores (VDDC)
- A programmable voltage regulator to supply the memories (VDDM)
- A charge pump supplying the analog blocks and the flash memory (VDDA)
- A programmable voltage regulator to supply the radio front-end (VDDRF)
- A programmable voltage regulator to supply the power amplifier of the radio (VDDPA): This regulator is used only for the +6 dBm output power case or if we want to transmit at +3 dBm output power with a battery level less than 1.4 V. The VDDPA regulator can be disabled if RSL10 doesn't have to transmit at high power, and VDDRF only should be used.

#### **Clock and Clocking Options**

RSL10's system clock (SYSCLK) can come from various sources:

- A 48 MHz crystal oscillator, used in normal operation mode
- An internal trimmable RC oscillator that supplies a 3 MHz 12 MHz clock used at system startup
- A Real Time Clock, used in stand-by mode, generated from one of:
  - A 32 kHz RC oscillator
  - A 32 kHz crystal oscillator
  - An external input on one of DIO0 to DIO3
- A JTAG clock, used in debug mode, coming from the JTCK pad
- An external clock source, coming from the EXTCLK pad

Every clock generated in the system can be disabled when they are not needed. Also, every clock has an associated configurable prescaler to minimize the power dissipated on the clock tree.

A clock detector unit can be used to monitor the system clock and/or the RTC clock in sleep and standby modes. In the event the clock frequency goes below a certain threshold, the RSL10 IC will be reset. The clock detector threshold is nominally 2 kHz. This block and the reset it triggers is enabled by default, but both can be disabled.

#### **Radio Front-End**

RSL10 2.4 GHz radio front-end implements the physical layer for the Bluetooth Low Energy technology standard and other standard, proprietary, and custom protocols. It operates in the worldwide deployable 2.4 GHz ISM band (2.4000 to 2.4835 GHz) and supports:

- Bluetooth 5.2 certified with LE 2M PHY support
- **onsemi**'s custom audio protocol and other custom protocols

The 2.4 GHz radio front-end is based on a low-IF architecture and comprises the following building blocks:

- High performance single-ended RF port
- On-chip matching network with 50 ohm RF input
- High gain, low power LNA (low noise amplifier), and mixer
- PA (Power Amplifier) with +3 dBm output power for Bluetooth applications, and up to +6 dBm with dedicated PA voltage supply
- ADC converter
- RSSI (Received Signal Strength Indication) with 60 dB nominal range with 2.4 dB steps (not considering AGC)
- Fully integrated ultra-low power frequency synthesis with fast settling time, with direct digital modulation in transmission (pulse shape programmable)
- 48 MHz XTAL reference (finely trimmable)
- Fully-integrated FSK-based modem with programmable pulse shape, data rate, and modulation index
- Digital baseband (DBB) with Link layer functionalities, including automatic packet handling with preamble & sync, CRC, and separate Rx and Tx 128-bytes FIFOs
- Serial and parallel digital interfaces

The 2.4 GHz radio front–end contains a full transceiver with the following features:

- Manchester encoding
- Data whitening

The 2.4 GHz radio front-end contains also a highly-flexible digital baseband-in terms of modulations, configurability and programmability – in order to support Bluetooth Low Energy technology, DSSS, and proprietary protocols. It allows for programmable data rates from 62.5 kbps up to 2 Mbps, FSK with programmable pulse shape and modulation index.

The 2.4 GHz radio front-end also includes Manchester encoding and Data whitening. Its packet handling includes:

- Automatic preamble and sync word insertion
- Automatic packet length handler
- · Basic address check
- Automatic CRC calculation and verification with a programmable CRC polynomial
- Multi-frame support
- 2x128 byte FIFOs

#### **Baseband Controller and Software Stack**

The RSL10 Bluetooth baseband controller is connected to the radio front-end. It configures the physical layer of the RSL10 for use as a Bluetooth Low Energy technology device. It provides access and support for the Direct-Test Mode (DTM) layer for RF testing, and it implements portions of the link layer and other controller level components from the Bluetooth stack. It is dedicated to low level bitwise operations and data packet processing.

RSL10 is Bluetooth 5.2 certified and includes LE 2 Mbps support and all optional features from earlier versions of Bluetooth Low Energy technology.

The RSL10 device also supports custom software stacks for:

- Custom audio protocol to support low-latency audio streaming
- Custom audio protocol to support low-power audio streaming from a remote dongle

Also, the coexistence between Bluetooth and a custom protocol is supported. For example, when streaming audio from a remote dongle, it is possible to also use the phone to control the audio device using the standard Bluetooth Low Energy technology protocol.

The software stack, including the profiles and the application, handles the protocol functions and is executed on the Arm Cortex–M3 processor. The Bluetooth IP implementation is split among software and hardware as shown in Figure 5.



Figure 5. Bluetooth Protocol Implementation

The following is a sample of the Bluetooth Low Energy profiles supported by RSL10. For more information and a complete list of the profiles offered, please download the RSL10 development tools kit.

- Find Me
- Proximity
- Health Thermometer
- Heart Rate
- Time
- Blood Pressure
- Glucose Monitor
- HID over GATT (HOG)
- Alert Notification
- Phone Alert Status
- Running Speed
- Cycling Speed
- Cycling Power
- Location and Navigation
- Rezence (custom protocol defined by AirFuel<sup>™</sup> Alliance to support wireless battery charging)

#### Arm Cortex-M3 Processor Subsystem

The Arm Cortex–M3 processor subsystem includes the Arm Cortex–M3 processor, which is the master processor of the RSL10 chip. It also contains the Bluetooth baseband controller, and all interfaces and other peripherals.

#### Arm Cortex-M3 Processor

The Arm Cortex–M3 processor is a state–of–the–art 32–bit core with embedded multiplier and ALU for handling typical control functions. Software development is done in C.

It features a low gate count, low interrupt latency, and low-cost debug functionality. It is primarily intended for deeply embedded applications that require low power consumption with fast interrupt response. The processor implements the Arm architecture v7–M. For power management, the processor can be placed under firmware control, into a Standby mode, in which the processor clock is disabled. The Nested Vectored Interrupt Controller (NVIC) will continue to run to enable exiting Standby mode on an interrupt.

#### LPDSP32

LPDSP32 is a C-programmable, 32-bit DSP developed by **onsemi**. LPDSP32 is a high efficiency, dual Harvard DSP that supports both single (32-bit) and double precision (64-bit) arithmetic.

LPDSP32's dual MAC unit, load store architecture is specifically optimized to support audio processing tasks. The advanced architecture also provides:

- Two 72-bit ALUs capable of doing single and double precision arithmetic and logical operations
- Two 32-bit integer/fractional multipliers
- Four 64-bit accumulators with 8-bit overflow (extension bits)

LPDSP32 can typically support the audio codecs needed to deploy audio device communication use cases. This includes (but is not limited to) codecs to support:

- A 16 kHz sample rate, producing a signal with a 7 kHz bandwidth (E.g.; G.722 and mSBC codec)
- A 24 kHz sample rate, producing a signal with an 11 kHz bandwidth (E.g.: G.722, CELT codec from the OPUS standard)

Communications to the Arm Cortex–M3 processor are completed via interrupts and shared memories. Software development is done in C, and the development tools are provided upon request from Synopsys.

#### Interfaces

RSL10 includes:

- Two independent SPI interfaces that can be configured in master and slave mode
- A fully configurable PCM interface
- A standard general purpose I<sup>2</sup>C interface

- A standard general purpose UART interface
- Two PWM (Pulse Width Modulation) drivers that can generate a single bit output signal at a given frequency
- A two-channel digital microphone (DMIC) input
- An output driver (OD) to allow direct connection to high impedance speakers
- SWJ-DP interface for the Arm Cortex-M3 processor
- JTAG interface for the Arm Cortex-M3 processor, internal Flash memory, and the LPDSP32

RSL10 includes 16 DIO pads (Digital Input/Output) that all can be assigned to any of the interfaces above, or used as general purpose DIOs.

#### Peripherals

RSL10 includes:

- Four general purpose timers
- A DMA (Direct Memory Access) controller to transfer data between peripherals and memories without any core intervention
- A flash copier to initialize SRAM memories and that can be used with the CRC blocks to validate flash memory contents
- An Analog to Digital converter (ADC), accessed by the Arm Cortex–M3 processor. The ADC can read 4 external values (DIO[0]–DIO[3]), AOUT, VDDC, VBAT/2 and the ADC offset value.
- Two standard Cyclic Redundancy Code (CRC) blocks to ensure data integrity of the user application code and data
- An Asynchronous Sample Rate Converter (ASRC) and Audio Sink Clock Counters blocks to provide a means of synchronizing the audio sample rate between the radio link and the host device
- A Watchdog timer to detect and recover from RSL10 malfunctions.
- Four autonomous 32-bit Activity Counters. These counters help analyze how long the system has been running and how much the Arm Cortex-M3 processor, LPDSP32, and the flash memory have been used by the application. This is useful information to estimate and optimize the power consumption of the application.
- An IP protection system to ensure that the flash content cannot be copied by a third party. It can be used to prevent any core or memory of the RSL10 from being accessed externally after the RSL10 has booted.
- Program memory loop caches for each processor to reduce the RSL10 power consumption. This reduces the number of flash and RAM memory accesses by caching the program words that are read in these loops.

#### **RSL10 Memory Structure**

Table 10 lists the memory structures attached to RSL10, and the size and width of each memory structure.

#### Table 10. RSL10 MEMORY STRUCTURES

| Memory Type          | Data Width | Memory Size          | Accessed by                            |
|----------------------|------------|----------------------|----------------------------------------|
| Program memory (ROM) | 32         | 4 kB                 | Arm Cortex–M3 processor                |
| Program memory (RAM) | 32         | 4 instances of 8 kB  | Arm Cortex–M3 processor                |
| Program memory (RAM) | 40         | 4 instances of 10 kB | LPDSP32 / Arm Cortex-M3 processor      |
| Data memory (RAM)    | 32         | 1 instances of 8 kB  | Arm Cortex–M3 processor                |
| Data memory (RAM)    | 32         | 2 instances of 8 kB  | Arm Cortex–M3 processor / LPDSP32      |
| Data memory (RAM)    | 32         | 6 instances of 8 kB  | LPDSP32 / Arm Cortex-M3 processor      |
| Data memory (RAM)    | 32         | 2 instances of 8 kB  | Baseband / Arm Cortex-M3 processor     |
| Flash                | 32         | 384 kB               | Arm Cortex-M3 processor / Flash copier |

#### **Chip Identification**

System identification is used to identify different system components. For the RSL10 chip, the key identifier components and values are as follows:

- Chip Family: 0x09
- Chip Version: 0x01
- Chip Major Revision: 0x01

#### Electrostatic Discharge (ESD) Sensitive Device

**CAUTION:** ESD sensitive device. Permanent damage may occur on devices subjected to high–energy electrostatic discharges. Proper ESD precautions in handling, packaging and testing are recommended to avoid performance degradation or loss of functionality.

#### **Solder Information**

The RSL10 QFN package is constructed with all RoHS compliant material and should be reflowed accordingly.

This device is Moisture Sensitive Class MSL3 and must be stored and handled accordingly. Re-flow according to IPC/JEDEC standard J-STD-020C, Joint Industry Standard: Re-flow Sensitivity Classification for Nonhermetic Solid State Surface Mount Devices. Hand soldering is not recommended for this part.

For more information, see SOLDERRM/D available from <a href="http://onsemi.com">http://onsemi.com</a>.

#### **Development Tools**

RSL10 is supported by a full suite of comprehensive tools including:

- An easy-to-use development board
- Software Development Kit (SDK) including an Oxygen Eclipse-based development environment, Bluetooth protocol stacks, sample code, libraries, and documentation

#### Export Control Classification Number (ECCN)

The ECCN designation for RSL10 is 5A991.g.

#### **Company or Product Inquiries**

For more information about **onsemi** products or services visit our Web site at <u>http://onsemi.com</u>.

For sales or technical support, contact your local representative or authorized distributor.

AirFuel is a trademark of Air Routing International Corporation. Arm and Cortex are registered trademarks of Arm Limited (or its subsidiaries). Bluetooth is a registered trademark of Bluetooth SIG.





|                                                                            | ponents Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries.       |
|----------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------|
|                                                                            | notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding            |
|                                                                            | emiconductor assume any liability arising out of the application or use of any product or circuit, and specifically |
| disclaims any and all liability including without limitation special conse | quential or incidental damages. ON Semiconductor does not convey any license under its patent rights nor the        |

rights of others.

# onsemi

|                                                                                     | CA                                                                                                                                                                                                              | <b>251, 2.364x2.325</b><br>ASE 567MT<br>ISSUE B                                                                                                                              |                                                                                                       |                                                                 |                                                                               |
|-------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------|-------------------------------------------------------------------------------|
| SCALE 4:1                                                                           | . —                                                                                                                                                                                                             |                                                                                                                                                                              | TES:                                                                                                  | D                                                               | ATE 19 MAY 2023                                                               |
| Pin A1<br>Reference                                                                 |                                                                                                                                                                                                                 | B 1.<br>2.<br>3.                                                                                                                                                             | DIMENSIONING<br>Y14.5M, 1994.<br>CONTROLLING<br>COPLANARITY<br>CROWNS OF TH<br>PACKAGE CENT           | DIMENSION: MII<br>APPLIES TO T<br>HE SOLDER BA<br>FER AND FOOTF | LLIMETERS<br>HE SPHERICAL<br>LLS.                                             |
| 2X 0.05 C<br>2X 0.05 C<br>// 0.08 C<br>0.03 C<br>NDTE 3<br>51X Øb e/                | SIDE VIEW -                                                                                                                                                                                                     | SEATING<br>PLANE<br>C                                                                                                                                                        | DIM<br>A<br>A1<br>A2<br>A3<br>b<br>D<br>E<br>E<br>e<br>F                                              |                                                                 | MAX.<br>0 0.381<br>5 0.090<br>0 0.263<br>5 0.028<br>0.12<br>3SC<br>3SC<br>BSC |
| J O<br>H G<br>F E<br>O<br>C O<br>B<br>O<br>A<br>I<br>I                              |                                                                                                                                                                                                                 | PACK<br>DUTL                                                                                                                                                                 | 0.126 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0                                                           |                                                                 | 51X Ø0.10                                                                     |
|                                                                                     | GENERIC<br>IKING DIAGRAM*                                                                                                                                                                                       |                                                                                                                                                                              |                                                                                                       | ING FOOTP                                                       |                                                                               |
| XXXXX<br>A<br>WL<br>YY<br>WW<br>•<br>DOCUMENT NUMBER:                               | = Water Lot dev<br>= Year Pb<br>= Work Week or v                                                                                                                                                                | s information is ger<br>vice data sheet for<br>–Free indicator, "G"<br>may not be present.<br>t follow the Generic<br>Electronic versions are u<br>Printed versions are unco | actual part marki<br>' or microdot "=", n<br>. Some products n<br>Marking.<br>ncontrolled except when | ing.<br>nay<br>nay                                              | n the Document Repository.<br>D COPY" in red.                                 |
| DESCRIPTION:                                                                        | WLCSP51, 2.364X2.325                                                                                                                                                                                            |                                                                                                                                                                              |                                                                                                       |                                                                 | PAGE 1 OF 1                                                                   |
| the right to make changes without furth<br>purpose, nor does <b>onsemi</b> assume a | rks of Semiconductor Components Industries,<br>her notice to any products herein. <b>onsemi</b> make<br>ny liability arising out of the application or use<br>amages. <b>onsemi</b> does not convey any license | es no warranty, representat<br>of any product or circuit, a                                                                                                                  | tion or guarantee regard<br>and specifically disclaims                                                | ing the suitability of its                                      | products for any particular                                                   |

onsemi, ONSEMI, and other names, marks, and brands are registered and/or common law trademarks of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries. onsemi owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of onsemi's product/patent coverage may be accessed at <u>www.onsemi.com/site/pdf/Patent-Marking.pdf</u>. onsemi reserves the right to make changes at any time to any products or information herein, without notice. The information herein is provided "as-is" and onsemi makes no warranty, representation or guarantee regarding the accuracy of the information, product features, availability, functionality, or suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or indental damages. Buyer is responsible for its products and applications using onsemi products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by onsemi. "Typical" parameters which may be provided in onsemi data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. onsemi does not convey any license under any of its intellectual property rights nor the rights of others. onsemi products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA Class 3 medical devices or medical devices with a same or similar classification. Buyer shall indemnify and hold onsemi and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs,

#### ADDITIONAL INFORMATION

TECHNICAL PUBLICATIONS:

Technical Library: www.onsemi.com/design/resources/technical-documentation onsemi Website: www.onsemi.com ONLINE SUPPORT: <u>www.onsemi.com/support</u> For additional information, please contact your local Sales Representative at www.onsemi.com/support/sales